# DAC700/702 DAC701/703 MILITARY VERSION AVAILABLE # Monolithic 16-Bit DIGITAL-TO-ANALOG CONVERTERS # **FEATURES** - MONOLITHIC CONSTRUCTION - Vout AND lout MODELS - HIGH ACCURACY: Linearity Error ±0.0015% of FSR max Differential Linearity Error ±0.003% of FSR max - MONOTONIC (at 15 bits) OVER FULL SPECIFICATION TEMPERATURE RANGE - PIN-COMPATIBLE WITH DAC70. DAC71, DAC72 - LOW COST - DUAL-IN-LINE PLASTIC AND HERMETIC CERAMIC - /OM ENVIRONMENTAL SCREENING AVAILABLE - BURN-IN PROGRAM AVAILABLE (-BI) # **DESCRIPTION** This is another industry first from Burr-Brown—a complete 16-bit digital-to-analog converter that includes a precison buried-zener voltage reference and a low-noise, fast-settling output operational amplifier (voltage output models), all on one small monolithic chip. A combination of current-switch design techniques accomplishes not only 15-bit monotonicity over the entire specified temperature range but also a maximum end-point linearity error of $\pm 0.0015\%$ of full-scale range. Total full-scale gain drift is limited to $\pm 10$ ppm/°C maximum (LH and CH grades). Digital inputs are complementary binary coded and are TTL-, LSTTL-, 54/74C- and 54/74HC-compatible over the entire temperature range. Outputs of 0 to +10V, $\pm10$ V, 0 to -2mA, and $\pm1$ mA are available. These D/A converters are packaged in hermetic 24-pin ceramic side-brazed or molded plastic. The DIP-packaged parts are pin-compatible with the voltage and current output DAC71 and DAC72 model families. The DAC700 and DAC702 are also pin-compatible with the DAC70 model family. In addition, the DAC703 is offered in a 24-pin SOIC package for surface mount applications. International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-6491 PDS-494G Burr-Brown IC Data Book 6.1-43 # **SPECIFICATIONS** ## **ELECTRICAL** At T<sub>A</sub> = +25°C and rated power supplies unless otherwise noted. | MODEL | 0 | AC702/70 | 3J | DAC7 | 00/701/70 | 2/703K | DAC70 | 0/701/702 | /703B, S | DAC70 | 0/701/702/ | 703L, C | | |----------------------------------------------|--------------------------------------------------|------------|--------|----------|--------------------------------------------------|---------|-------|-----------|---------------------------------------|----------|------------|---------|-------------------------| | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT | L | | | | 1 | • | | | · · · · · · · · · · · · · · · · · · · | <u> </u> | | | | | DIGITAL INPUT | Γ | T | T | | T | | | | | T | I | l | | | Resolution | l | | 16 | | | * | l | | | | | | Bits | | Digital Inputs(1) | | | l '* | | į. | | Į. | l | | | i | l | | | V <sub>tH</sub> | +2.4 | | +Vcc | | • | | | 1 | | | 1 | | l v | | V <sub>IL</sub> | -1.0 | | +0.8 | • | 1 | | | | | | | | l v | | $I_{1H_1} V_1 = +2.7V$ | '." | 1 | +40 | | İ | | 1 | | ٠ . | | | | μΑ | | $I_{1L}, V_{1} = +0.4V$ | ŀ | -0.35 | -0.5 | | | | | ٠ ا | | | | | mA | | TRANSFER CHARACTER | ISTICS | | | | | 1 | | L | <b></b> | | | | | | ACCURACY <sup>(2)</sup> | | | | i | 1 | l | Γ | T | T | | | I - | | | Linearity Error <sup>(4)</sup> | | ±0.0015 | ±0.006 | | | ±0.003 | 1 | | | | ±0.00075 | ±0.0015 | % of FSR <sup>(3)</sup> | | Differential Linearity | | | | l | 1 | | 1 | l | | | | | | | Error <sup>(4)</sup> | | ±0.003 | ±0.012 | l | • | ±0.006 | | ٠ ا | | | ±0.0015 | ±0.003 | % of FSR | | Differential Linearity | | 20,000 | | | l | | | l | | | 1 | i | | | Error at Bipolar Zero | | | | l | i | | | l | ! | | | ĺ | l | | (DAC702/703) <sup>(4)</sup> | 1 | | 1 | | ±0.003 | ±0.006 | | ±0.0015 | ±0.003 | | | • | % of FSR | | Gain Error <sup>(5)</sup> | | ±0.07 | ±0.30 | | | ±0.15 | 1 | ±0.05 | ±0.10 | | | • | % | | Zero Error (5H6) | | ±0.05 | ±0.10 | ł | | | | • | | | • | • | % of FSR | | Monotonicity Over Spec. | | | | | i | 1 | | ŀ | | | | 1 | | | Temp. Range | 13 | 1 | | 14 | | i | | İ | | 15 | | 1 | Bits | | | <del> </del> | 1 | | <u>-</u> | <del> </del> | † | | <u> </u> | <b>†</b> | | T | | | | DRIFT (over specification temperature range) | I | 1 | | l | 1 | | I | 1 | 1 | l | 1 | I | 1 | | Total Error Over | | } | | l | 1 | | l | | i | | l | 1 | } | | Temperature Range | 1 | | | l | | | l | | ! | | | 1 | | | (all models) <sup>(7)</sup> | | ±0.08 | | İ | | ±0.15 | ł | ±0.05 | ±0.10 | | | | % of FSR | | Total Full Scale Drift: | | 10.00 | | l | | 10.10 | Ì | 10.00 | 1 -55 | | • | 1 | | | DAC700/701 | | ±10 | | l | | ±30 | | ±8.5 | ±18 | | ±6 | ±13 | ppm of FSR/°C | | DAC702/703 | İ | ±10 | | ŀ | 1 . | ±25 | | ±7 | ±15 | | | | ppm of FSR/°C | | Gain Drift (all models) | ļ. | ±10 | ±30 | Ī | | ±25 | | ±7 | ±15 | 1 | ±5 | ±10 | ppm/°C | | Zero Drift: | Į. | 1 - 10 | 100 | Ì | 1 | 1 | | T - | 10 | | 1 | | | | DAC700/701 | | l i | | | ±2.5 | ±5 | | ±1.5 | ±3 | | | | ppm of FSR/°C | | DAC702/703 | | ±5 | ±15 | | 12.5 | ±12 | | ±4 | ±10 | 1 | ±2.5 | ±5 | ppm of FSR/°C | | Differential Linearity | | 1 -0 | 1.0 | | 1 | | | | 1 | | | 1 | " | | Over Temp. <sup>(4)</sup> | ł | | ±0.012 | 1 | 1 | +0.009, | | | | | 1 | +0.006. | % of FSR | | O 10. 10p. | 1 | 1 | | | i | -0.006 | | | l | | 1 | -0.003 | | | Linearity Error | | | | | | | | | İ | | | ŀ | | | Over Temp. <sup>(4)</sup> | | | ±0.012 | | | ±0.006 | | | • | | | ±0.003 | % of FSR | | SETTLING TIME (to | | | | | | | | | | | | | | | ±0.003% of FSR)(8) | | | | l | İ | | | ì | ŀ | | i | ł | | | DAC701/703 (Vour models) | 1 ' | 1 | | | | | | | l | | 1 | | l | | Full Scale Step, 2kΩ load | | 4 | | | | 8 | i | • | | | | • | µsec . | | 1LSB Step at | | | | | į | | ł | | r | | 1 | | | | Worst-Case Code <sup>(9)</sup> | | 2.5 | | | | | | | | ł | ٠ ا | | μsec | | Slew Rate | | 10 | | i | • | | | | | İ | * | | V/μsec | | DAC700/702 (lour models) | | } | | | | | | | l . | 1 | 1 | | | | Full Scale Step (2mA), | | | | | | | 1 | | | ŀ | 1 | | | | 10 to 100Ω load | | 350 | | | * | 1000 | l . | • | • | ŀ | ٠ ا | • | nsec | | 1kΩ load | | 1 | | | • | 3 | | • | • | | <u> </u> | • | <i>µ</i> зес | | OUTPUT | | | | | | | | | | | , | | | | VOLTAGE OUTPUT | | | | | | | | | | | | | | | MODELS | 1 | | | | l | | | | 1 | 1 | 1 | 1 | | | DAC701 (CSB Code) | | | | | 0 to +10 | i : | | • | 1 | | ١. | 1 | l v | | DAC703 (COB Code) | ١ | ±10 | | | | [ ] | | * | | | ı • | l | v | | Output Current | ±5 | ] | | * | I . | | • | | | • | ١. | | mA | | Output Impedance | | 0.15 | | | · · | | | • | | i | 1 | | Ω | | Short Circuit to | | 1 | | | | | | | | l | 1 . | | | | Common Duration | | Indefinite | | | ٠ ا | | | • | | 1 | ı • | l | | | CURRENT OUTPUT | | | | | l | | | | | 1 | 1 | l | | | MODELS | | | | | | | | | | l | ١. | | | | DAC700 (CSB Code) <sup>no</sup> | | | | | 0 to -2 | | | • | | l | | l | mA | | Output Impedance <sup>no</sup> | | | | | 4 | | | • | | 1 | ! | l | kΩ | | DAC702 (COB Code)(10) | l | ±1 | | | : | | | • | | 1 | : | l | mA | | Output Impedance <sup>(10)</sup> | | 2.45 | | | I . | | | | | l | : | | kΩ | | Compliance Voltage | I | ±2.5 | | | | i . | | | l | l | ı • | I | V | #### **ELECTRICAL (CONT)** | MODEL<br>PARAMETER | 0 | AC702/70 | IJ | DAC7 | C700/701/702/703K D | | DAC70 | 0/701/702 | /703B, S | DAC70 | 0/701/702 | /703L, C | j | |------------------------------------------------|--------|------------|--------|----------|---------------------|------|------------|-----------|----------|-------|-----------|----------|-----------------------------------------| | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | REFERENCE VOLTAGE | | +6.3 | | +6.0 | +6.3 | +6.6 | +6.24 | +6.3 | +6.36 | | | | v | | Source Current Available for External Loads | | +2.5 | | +1.5 | ١. | ] | | | | | | | mA | | Temperature Coefficient | | ±10 | | ' | | ±25 | | • | ±15 | | • | • | ppm/°C | | Short Circuit to Common<br>Duration | | Indefinite | | | | | | ٠ | | | | | <u> </u> | | POWER SUPPLY REQUIR | EMENTS | | | | | | | | | | | | | | Voltage: +V∞ | 13.5 | 15 | 16.5 | • | • | • | • | • | • | • | • | | v | | -Vcc | 13.5 | 15 | 16.5 | | | | • | ٠ ا | | ٠. | | | V | | V <sub>DD</sub> | +4.5 | +5 | +16.5 | ٠. | • | • | | ٠ ا | • | | • | • | l v | | Current (no load):<br>DAC700/702 | | | | | ĺ | | | | | | | | | | (lout models) | | 1 ! | | | | 1 | | l . | l . | | Ι. | | ١. | | +V <sub>oc</sub> | | +10 | | | • | +25 | į. | ٠ ا | • | | | : | mA. | | -V <sub>cc</sub> | | -13 | | | • | -25 | | • | : | | • | l : | mA. | | V <sub>DD</sub><br>DAC701/703 | | +4 | | | • | +8 | | • | • | | • | • | mA | | (Vout models) | | | | | | | ł | | 1 | | l | | 1 | | +V <sub>cc</sub> | | +16 | | | • | +30 | | • | ٠ ا | Į. | • | | mA. | | −V <sub>cc</sub> | | -18 | | | • | -30 | ŀ | • | | ŀ | • | • | mA. | | Vpp | | +4 | | | • | +8 | | • | | ŀ | | • | mA. | | Power Dissipation:<br>$(V_{DD} = +5.0V)^{(1)}$ | | | | | | | | : | | | | | | | DAC700/702 | | 365 | | 1 | • | 790 | | • | 630 | | • | | mW | | DAC701/703 | | 530 | | 1 | • | 940 | | • | 780 | | • | • | mW | | Power Supply Rejection: | | ±0.0015 | ±0.006 | | | ١. | 1 | | ±0.003 | | | ١. | % of FSR/%V | | +V <sub>oc</sub> | | ±0.0015 | ±0.006 | | | : | 1 | 1 : | ±0.003 | i | 1 | | % of FSR/%V | | -V <sub>cc</sub> | | ±0.0015 | ±0.006 | | l : | . | 1 | l . | 10.003 | | : | | % of FSR/%V | | V <sub>DO</sub> | L | ±0.0001 | 10.001 | <u> </u> | <u> </u> | L | l | | | l | | | 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | | TEMPERATURE RANGE | | , | | | | | | | | | - | | | | Specification: | | | | | l | | -25 | | +85 | ١. | | ١. | -€ | | B, C grades | l | 1 | | 1 | | I | -25<br>-55 | | +125 | l Ť | 1 | 1 | ℃ | | S grades | ١ . | | +70 | | | ١. | | | +125 | ١، | Ì | +70 | ∻ | | J, K, L grades | 0 | 1 | +/0 | 1 | | | | | ١. | • | 1 | +/0 | ℃ | | Storage: Ceramic | | I . | | -60 | | +150 | 1 . | | | • | 1 | 1 | °€ | | Plastic, SOIC | -60 | 1 | +100 | _ • | | | L | L | L | | | i | 1 | <sup>\*</sup>Specification same as model to the left. NOTES. (1) Digital inputs are TTL, LSTTL, 54/74C, 54/74HC, and 54/74HTC compatible over the operating voltage range of V<sub>DD</sub> = +5V to +15V and over the specified temperature range. The input switching threshold remains at the TTL threshold of 1.4V over the supply range of V<sub>DD</sub> = +5V to +15V. As logic "0" and logic "1" inputs vary over 0V to +0.8V and +2.4V to +10V respectively, the change in the D/A converter output voltage will not exceed ±0.0015% of FSR for the LH and CH grades, ±0.003% of FSR for the BH grade and ±0.006% of FSR for the KG grade. (2) DAC700 and DAC702 (current-output models) are specified and tested with an external output operational amplifier connected using the internal feedback resistor in all parameters except settling time. (3) FSR means full-scale range and is 20V for the ±10V range (DAC703), 10V for the 0 to +10V range (DAC701). FSR is 2mA for the ±10M range (DAC700) and the 0 to +2mA range (DAC702). (4) ±0.0015% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.003% of full-scale range is equivalent to 1LSB in 14-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 14-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 14-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 13-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 14-bit resolution. ±0.006% of full-scale range is equivalent to 1LSB in 14-bit resolution. ±0.006% of full-scale range in the full resolution and the full resolution and full resolut #### **MECHANICAL** Burr-Brown IC Data Book 6.1 - 45 ## MECHANICAL #### PIN ASSIGNMENTS | | H and | i P Packages | |--------|------------------------|--------------------------------| | Pin # | DAC700/702 | DAC701/703 | | 1 | Bit 1 (MSB) | Bit 1 (MSB) | | 2 | Bit 2 | Bit 2 | | 3 | Bit 3 | Bit 3 | | 4 | Bit 4 | Bit 4 | | 5 | Bit 5 | Bit 5 | | 6 | Bit 6 | Bit 6 | | 6<br>7 | Bit 7 | Bit 7 | | 8 | Bit 8 | Bit 8 | | 9 | Bit 9 | Bit 9 | | 10 | Bit 10 | Bit 12 | | 11 | Bit 11 | Bit 11 | | 12 | Bit 12 | Bit 12 | | 13 | Bit 13 | Bit 13 | | 14 | Bit 14 | Bit 14 | | 15 | Bit 15 | Bit 15 | | 16 | Bit 16 (LSB) | Bit 16 (LSB) | | 17 | RFEEDBACK | Vout | | 18 | Voo | Vpo | | 19 | -V <sub>cc</sub> | -Vcc | | 20 | Common | Common | | 21 | lout | Summing Junction (Zero Adjust) | | 22 | Gain Adjust | Gain Adjust | | 23 | +V∞ | +V <sub>cc</sub> | | 24 | +6.3V Reference Output | +6.3V Reference Output | #### **CONNECTION DIAGRAMS** Burr-Brown IC Data Book 6.1-46 #### **ORDERING INFORMATION** | Model | Package | Output<br>Configuration | Temperature<br>Range | Linearity<br>Error, max<br>at 25°C<br>(% of FSR) | Gain<br>Drift<br>max,<br>(ppm/°C) | |--------------------------|-------------|-------------------------|----------------------|--------------------------------------------------|-----------------------------------| | DAC702JP, DAC703JP | Plastic DIP | ±1mA, ±10V | 0°C to +70°C | ±0.006 | ±30 | | DAC702KP, DAC703KP | Plastic DIP | ±1mA, ±10V | 0°C to +70°C | ±0.003 | ±25 | | DAC700KH, DAC701KH | Ceramic DIP | 0 to -1mA, 0 to +10V | 0°C to +70°C | ±0.003 | ±25 | | DAC702KH, DAC703KH | Ceramic DIP | ±1mA, ±10V | 0°C to +70°C | ±0.003 | ±25 | | DAC700BH, DAC701BH | Ceramic DIP | 0 to -1mA, 0 to +10V | -25°C to +85°C | ±0.003 | ±15 | | DAC702BH, DAC703BH | Ceramic DIP | ±1mA, ±10V | -25°C to +85°C | ±0.003 | ±15 | | DAC700BH/QM, DAC701BH/QM | Ceramic DIP | 0 to -1mA, 0 to +10V | -25°C to +85°C | ±0.003 | ±15 | | DAC702BH/QM, DAC703BH/QM | Ceramic DIP | ±1mA, ±10V | /QM screening | ±0.003 | ±15 | | DAC700LH, DAC701LH | Ceramic DIP | 0 to -2mA, 0 to +10V | 0°C to +70°C | ±0.0015 | ±10 | | DAC700CH, DAC701CH | Ceramic DIP | 0 to -2mA, 0 to +10V | -25°C to +85°C | ±0.0015 | ±10 | | DAC700SH, DAC701SH | Ceramic DIP | 0 to -1mA, 0 to +10V | -55°C to +125°C | ±0.003 | ±15 | | DAC702LH, DAC703LH | Ceramic DIP | ±1mA, ±10V | 0°C to +70°C | ±0.0015 | ±10 | | DAC702CH, DAC703CH | Ceramic DIP | ±1mA, ±10V | -25°C to +85°C | ±0.0015 | ±10 | | DAC702SH, DAC703SH | Ceramic DIP | ±1mA, ±10V | -55°C to +125°C | ±0.003 | ±15 | | DAC700SH/QM, DAC701SH/QM | Ceramic DIP | 0 to -1mA, 0 to +10V | -55°C to +125°C | ±0.003 | ±15 | | DAC702SH/QM, DAC703SH/QM | Ceramic DIP | ±1mA, ±10V | /QM screening | ±0.003 | ±15 | #### **BURN-IN SCREENING OPTION** See text for details. | Model | Package | Output<br>Configuration | Temperature<br>Range | Linearity<br>Error, max<br>at 25° C<br>(% of FSR) | Burn-In<br>Temp.<br>(160h) <sup>(1)</sup> | |-------------|--------------|-------------------------|----------------------|---------------------------------------------------|-------------------------------------------| | DAC702JP-BI | Plastic DIP | ±1mA | 0°C to +70°C | ±0.006 | 85° C | | DAC703JP-BI | Plastic DIP | ±10V | 0°C to +70°C | ±0.006 | 85° C | | DAC702KP-BI | Plastic DIP | ±1mA | 0°C to +70°C | ±0.003 | 85° C | | DAC703KP-BI | Plastic DIP | ±10V | 0°C to +70°C | ±0.003 | 85° C | | DAC703JU | Plastic SOIC | ±10V | 0°C to +70°C | ±0.006 | 85° C | | DAC703KU | Plastic SOIC | ±10V | 0°C to +70°C | ±0.003 | 85° C | | DAC703JU-BI | Plastic SOIC | ±10V | 0°C to +70°C | ±0.006 | 85° C | | DAC703KU-BI | Plastic SOIC | ±10V | 0°C to +70°C | ±0.003 | 85° C | | DAC700KH-BI | Ceramic DIP | 0 to −1mA | 0°C to +70°C | ±0.003 | 85° C | | DAC700LH-BI | Ceramic DIP | 0 to ~2mA | 0°C to +70°C | ±0.0015 | 85° C | | DAC700BH-BI | Ceramic DIP | 0 to -1mA | -25°C to +85°C | ±0.003 | 85° C | | DAC700CH-BI | Ceramic DIP | 0 to -2mA | -25°C to +85°C | ±0.0015 | 85° C | | DAC700SH-BI | Ceramic DIP | 0 to −1mA | -55°C to +125°C | ±0.003 | 125°C | | DAC701KH-BI | Ceramic DIP | 0 to +10V | 0°C to +70°C | ±0.003 | 85° C | | DAC701LH-BI | Ceramic DIP | 0 to +10V | 0°C to +70°C | ±0.0015 | 85° C | | DAC701BH-BI | Ceramic DIP | 0 to +10V | -25°C to +85°C | ±0.003 | 85° C | | DAC701CH-BI | Ceramic DIP | 0 to +10V | -25°C to +85°C | ±0.0015 | 85° C | | DAC701SH-BI | Ceramic DIP | 0 to +10V | -55°C to +125°C | ±0.003 | 125°C | | DAC702KH-BI | Ceramic DIP | ±1mA | 0°C to +70°C | ±0.003 | 85°C | | DAC702LH-BI | Ceramic DIP | ±1mA | 0°C to +70°C | ±0.0015 | 85° C | | DAC702BH-BI | Ceramic DIP | ±1mA | -25°C to +85°C | ±0.003 | 85°C | | DAC702CH-BI | Ceramic DIP | ±1mA | -25°C to +85°C | ±0.0015 | 85° C | | DAC702SH-BI | Ceramic DIP | ±1mA | -55°C to +125°C | ±0.003 | 125°C | | DAC703KH-BI | Ceramic DIP | ±10V | 0°C to +70°C | ±0.003 | 85°C | | DAC703LH-BI | Ceramic DIP | ±10V | 0°C to +70°C | ±0.0015 | 85°C | | DAC703BH-BI | Ceramic DIP | ±10V | -25°C to +85°C | ±0.003 | 85°C | | DAC703CH-BI | Ceramic DIP | ±10V | -25°C to +85°C | ±0.0015 | 85°C | | DAC703SH-BI | Ceramic DIP | ±10V | -55°C to +125°C | ±0.003 | 125°C | NOTE: (1) Or equivalent combination of time and temperature. ## **ABSOLUTE MAXIMUM RATINGS** | +V <sub>cc</sub> to Common | 0V, +18V | |---------------------------------------------------------|-----------| | -V <sub>cc</sub> to Common | OV, -18V | | V <sub>DD</sub> to Common | 0V, +18V | | Digital Data Inputs to Common | -1V, +18V | | Reference Out to Common Indefinite Short to | Common | | External Voltage Applied to R <sub>F</sub> (DAC700/702) | ±18V | | External Voltage Applied to D/A Output | | | (DAC701/703) | 5V to +5V | Vour (DAC701/703) Indefinite Short to Common Power Dissipation. 1000mW Storage Temperature -60°C to +150°C Lead Temperature (soldering, 10s) 300°C \*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. Burr-Brown IC Data Book 6.1-47 # DISCUSSION OF SPECIFICATIONS #### **DIGITAL INPUT CODES** The DAC700/701/702/703 accept complementary digital input codes in either binary format (CSB, Unipolar or COB, Bipolar). The COB models DAC702/703 may be connected by the user for either complementary offset binary (COB) or complementary two's complement (CTC) codes (see Table I). TABLE I. Digital Input Codes. | | | Analog Output | | |---------------------------|-------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------| | Digital<br>Input<br>Codes | DAC700/701<br>Complementary<br>Straight Binary<br>(CSB) | DAC702/703<br>Complementary<br>Offset Binary<br>(COB) | DAC702/703<br>Complementary<br>Two's Complement<br>(CTC)* | | 0000н<br>7FFFн<br>8000н | + Full Scale<br>+1/2 Full Scale<br>+1/2 Full Scale<br>-1LSB | + Full Scale<br>Bipolar Zero<br>-1LSB | -1LSB<br>- Full Scale<br>+ Full Scale | | FFFFH | Zero | - Full Scale | Bipolar Zero | <sup>\*</sup>Invert the MSB of the COB code with an external inverter to obtain CTC code. #### **ACCURACY** #### Linearity This specification describes one of the most important measures of performance of a D/A converter. Linearity error is the deviation of the analog output from a straight line drawn through the end points (all bits ON point and all bits OFF point). #### **Differential Linearity Error** Differential Linearity Error (DLE) of a D/A converter is the deviation from an ideal ILSB change in the output from one adjacent output state to the next. A differential linearity error specification of $\pm 1/2$ LSB means that the output step sizes can be between 1/2LSB and 3/2LSB when the input changes from one adjacent input state to the next. A negative DLE specification of no more than -1LSB (-0.006% for 14-bit resolution) insures monotonicity. #### Monotonicity Monotonicity assures that the analog output will increase or remain the same for increasing input digital codes. The DAC700/701/702/703 are specified to be monotonic to 14 bits over the entire specification temperature range. ## DRIFT #### Gain Drift Gain drift is a measure of the change in the full-scale range output over temperature expressed in parts per million per degree centigrade (ppm/°C). Gain drift is established by: (1) testing the end point differences for each D/A at t<sub>min</sub>, +25°C and t<sub>max</sub>; (2) calculating the gain error with respect to the +25°C value; and (3) dividing by the temperature change. #### Zero Drift Zero drift is a measure of the change in the output with FFFF<sub>H</sub> (DAC700 and DAC701) applied to the digital inputs over the specified temperature range. For the bipolar models, zero is measured at 7FFF<sub>H</sub> (bipolar zero) applied to the digital inputs. This code corresponds to zero volts (DAC703) or zero milliamps (DAC702) at the analog output. The maximum change in offset at t<sub>min</sub> or t<sub>max</sub> is referenced to the zero error at +25°C and is divided by the temperature change. This drift is expressed in parts per million of full scale range per degree centigrade (ppm of FSR/°C). #### SETTLING TIME Settling time of the D/A is the total time required for the analog output to settle within an error band around its final value after a change in digital input. Refer to Figure 1 for typical values for this family of products. FIGURE 1. Final-Value Error Band Versus Full-Scale Range Settling Time. ## **Voltage Output** Settling times are specified to $\pm 0.003\%$ of FSR ( $\pm 1/2$ LSB for 14 bits) for two input conditions: a full-scale range change of 20V (DAC703) or 10V (DAC701) and a ILSB change at the "major carry," the point at which the worst-case settling time occurs. (This is the worst-case point since all of the input bits change when going from one code to the next). #### **Current Output** Settling times are specified to $\pm 0.003\%$ of FSR for a full-scale range change for two output load conditions: one for $10\Omega$ to $100\Omega$ and one for $1000\Omega$ . It is specified this way because the output RC time constant becomes the dominant factor in determining settling time for large resistive loads. Burr-Brown IC Data Book #### **COMPLIANCE VOLTAGE** Compliance voltage applies only to current output models. It is the maximum voltage swing allowed on the output current pin while still being able to maintain specified accuracy. #### **POWER SUPPLY SENSITIVITY** Power supply sensitivity is a measure of the effect of a change in a power supply voltage on the D/A converter output. It is defined as a percent of FSR change in the output per percent of change in either the positive supply $(+V_{cc})$ , negative supply $(-V_{cc})$ or logic supply $(V_{DD})$ about the nominal power supply voltages (see Figure 2). It is specified for DC or low frequency changes. The typical performance curve in Figure 2 shows the effect of high frequency changes in power supply voltages. FIGURE 2. Power Supply Rejection Versus Power Supply Ripple Frequency. #### REFERENCE SUPPLY All models have an internal low-noise $\pm 6.3V$ reference voltage derived from an on-chip buried zener diode. This reference voltage, available to the user, has a tolerance of $\pm 5\%$ (KH models) and $\pm 1\%$ (BH models). A minimum of 1.5mA is available for external loads. Since the output impedance of the reference output is typically $1\Omega$ , the external load should remain constant. If a varying load is to be driven by the reference supply, an external buffer amplifier is recommended to drive the load in order to isolate the Bipolar Offset (connected internally to the reference) from load variations. #### **BURN-IN SCREENING** Burn-in screening is an option available for the entire DAC700 through DAC703 family of products. Burn-in duration is 160 hours at the temperature shown below (or equivalent combination of time and temperature). | Model | Temp. Range | Burn-In Screening | |-------------|-----------------|--------------------| | DAC703KU-BI | 0°C to +70°C | 160 hours at 85°C | | DAC700BH-BI | -25°C to +85°C | 160 hours at 85°C | | DAC702SH-BI | -55°C to +125°C | 160 hours at 125°C | All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number. # ENVIRONMENTAL SCREENING /QM Screening #### Screening Flow For /QM Models | Screen | MIL-STD-883<br>Method | Condition | Comments | |-----------------------------------------------------|-----------------------|---------------|-------------------------------------------------| | Internal Visual | 2010 | В | | | High Temperature<br>Storage<br>(Stabilization Bake) | 1008 | С | +150°C, 24hrs | | Temperature<br>Cycling | 1010 | С | -65 to +150°C,<br>10 cycles | | Burn-in | 1015 | В | +125°C, 160hrs | | Constant<br>Acceleration | 2001 | E | 30,000 Gs | | Hermeticity<br>Fine Leak<br>Gross Leak | 1014<br>1014 | A1 or A2<br>C | 5 × 10 <sup>-6</sup> atm cc/sec<br>60psig, 2hrs | | External Visual | 2009 | | , | Burr-Brown / QM models are environmentally-screened versions of our standard industrial products, designed to provide enhanced reliability. The screening, tabulated below, is performed to selected methods of MIL-STD-883. Reference to these methods provides a convenient method of communicating the screening levels and basic procedures employed; it does not imply conformance to any other military standards or to any methods of MIL-STD-883 other than those specified below. Burr-Brown's detailed procedures may vary slightly, model-to-model, from those in MIL-STD-883. ## **OPERATING INSTRUCTIONS** #### **POWER SUPPLY CONNECTIONS** For optimum performance and noise rejection, power supply decoupling capacitors should be added as shown in the Connection Diagram. $I\mu F$ tantalum capacitors should be located close to the D/A converter. #### **EXTERNAL ZERO AND GAIN ADJUSTMENT** Zero and gain may be trimmed by installing external zero and gain potentiometers. Connect these potentiometers as shown in the Connection Diagram and adjust as described below. TCR of the potentiometers should Burr-Brown IC Data Book be $100\text{ppm}/^{\circ}\text{C}$ or less. The $3.9\text{M}\Omega$ and $270\text{k}\Omega$ resistors ( $\pm20\%$ carbon or better) should be located close to the D/A converter to prevent noise pickup. If it is not convenient to use these high-value resistors, an equivalent "T" network, as shown in Figure 3, may be substituted in place of the $3.9\text{M}\Omega$ part. A $0.001\mu\text{F}$ to $0.01\mu\text{F}$ ceramic capacitor should be connected from Gain Adjust to Common to prevent noise pickup. Refer to Figures 4 and 5 for the relationship of zero and gain adjustments to unipolar and bipolar D/A converters. FIGURE 3. Equivalent Resistances. FIGURE 4. Relationship of Zero and Gain Adjustments for Unipolar D/A Converters, DAC700 and DAC701. FIGURE 5. Relationship of Zero and Gain Adjustments for Bipolar D/A converters, DAC702 and DAC703. #### Zero Adjustment For unipolar (CSB) configurations, apply the digital input code that produces zero voltage or zero current output and adjust the zero potentiometer for zero output. For bipolar (COB, CTC) configurations, apply the digital input code that produces zero output voltage or current. See Table II for corresponding codes and the Connection Diagram for zero adjustment circuit connections. Zero calibration should be made before gain calibration. #### **Gain Adjustment** Apply the digital input that gives the maximum positive output voltage. Adjust the gain potentiometer for this positive full scale voltage. See Table II for positive full scale voltages and the Connection Diagram for gain adjustment circuit connections. # INSTALLATION CONSIDERATIONS This D/A converter family is laser-trimmed to 14-bit linearity. The design of the device makes the 16-bit resolution available. If 16-bit resolution is not required, bit 15 and bit 16 should be connected to $V_{\rm DD}$ through a single $1 k\Omega$ resistor. Due to the extremely-high resolution and linearity of the D/A converter, system design problems such as grounding and contact resistance become very important. For a 16-bit converter with a +10V full-scale range, ILSB is 153 $\mu$ V. With a load current of 5mA, series wiring and connector resistance of only 30 m will cause the output to be in error by ILSB. To understand what this means in terms of a system layout, the resistance of #23 wire is about 0.021 $\Omega$ /ft. Neglecting contact resistance, less than 18 inches of wire will produce a ILSB error in the analog output voltage! In Figures 6, 7, and 8, lead and contact resistances are represented by $R_1$ through $R_5$ . As long as the load resistance $R_L$ is constant, $R_2$ simply introduces a gain error and can be removed during initial calibration. $R_3$ is part of $R_L$ , if the output voltage is sensed at Common, and therefore introduces no error. If $R_L$ is variable, then $R_2$ should be less than $R_{L \min}/2^{16}$ to reduce voltage drops due to wiring to less than 1LSB. For example, if $R_{L \min}$ is $5k\Omega$ , then $R_2$ should be less than $0.08\Omega$ . $R_L$ should be located as close as possible to the D/A converter for optimum performance. The effect of $R_4$ is negligible. In many applications it is impractical to sense the output voltage at the output pin. Sensing the output voltage at the system ground point is permissible with the DAC700 family because the D/A converter is designed to have a constant return current of approximately 2mA flowing from Common. The variation in this current is under $20\mu A$ (with changing input codes), therefore $R_4$ can be as large as $3\Omega$ without adversely affecting the linearity of the D/A converter. The voltage drop across $R_4$ ( $R_4 \times 2mA$ ) appears as a zero error and can be removed with | | | VOLTA | GE OUTPUT MODE | LS | | | |------------------------------------------------------------------|-----------------------|------------------------|------------------------|-------------------------------|-------------------------------|------------------------------| | | | | Analog | Output | | | | | | DAC701 Unipolar | | | DAC703 Bipolar | | | Digital Input Code | 16-bit | 15-bit | 14-bit | 16-bit | 15-bit | 14-bit | | One LSB (µV)<br>0000 <sub>H</sub> (V)<br>FFFF <sub>H</sub> (V) | 153<br>+9.99985<br>0 | 305<br>+9.99969<br>0 | 610<br>+9.99939<br>0 | 305<br>+9.99960<br>-10.0000 | 610<br>+9.99939<br>-10.0000 | 1224<br>+9.99878<br>-10.0000 | | | | CURREN | NT OUTPUT MODEL | .S | | | | | | | Analog | Output | | | | ļ | | DAC700 Unipolar | | | DAC702 Bipolar | | | Digital Input Code | 16-bit | 15-bit | 14-bit | 16-bit | 15-bit | 14-bit | | One LSB (µA)<br>0000 <sub>H</sub> (mA)<br>FFFF <sub>H</sub> (mA) | 0.031<br>1.99997<br>0 | 0.061<br>-1.99994<br>0 | 0.122<br>-1.99988<br>0 | 0.031<br>-0.99997<br>+1.00000 | 0.061<br>-0.99994<br>+1.00000 | 0.122<br>0.99988<br>+1.00000 | DAC701 R<sub>F</sub> SKΩ R<sub>O</sub> TABLE II. Digital Input and Analog Output Relationships. FIGURE 6. Output Circuit for Voltage Models. the zero calibration adjustment. This alternate sensing point (the system ground point) is shown in Figures 6, 7, and 8. Figures 7 and 8 show two methods of connecting the current output models (DAC700 or DAC702) with external precision output op amps. By sensing the output voltage at the load resistor (i.e., by connecting $R_F$ to the output of $A_1$ at $R_L$ ), the effect of $R_1$ and $R_2$ is greatly reduced. $R_1$ will cause a gain error but is independent of the value of $R_L$ and can be eliminated by initial calibration adjustments. The effect of $R_2$ is negligible because it is inside the feedback loop of the output op amp and is therefore greatly reduced by the loop gain. If the output cannot be sensed at Common or the system ground point as mentioned above, the differential output circuit shown in Figure 8 is recommended. In this circuit the output voltage is sensed at the load common and not at the D/A converter common as in the previous circuits. The value of $R_6$ and $R_7$ must be adjusted for maximum common-mode rejection at $R_L$ . Note that if $R_3$ is negligible, the circuit of Figure 8 can be reduced to the one shown in Figure 7. Again the effect of $R_4$ is negligible. The D/A converter and the wiring to its connectors should be located to provide optimum isolation from sources of RFI and EMI. The key concept in elimination of RF radiation or pickup is loop area; therefore, signal leads and their return conductors should be kept close FIGURE 7. Preferred External Op Amp Configuration. Burr-Brown IC Data Book 6.1 - 51 together. This reduces the external magnetic field along with any radiation. Also, if a single lead and its return conductor are wired close together, they present a small flux-capture cross section for any external field. This reduces radiation pickup in the circuit. FIGURE 8. Differential Sensing Output Op Amp Configuration. # **APPLICATIONS** # DRIVING AN EXTERNAL OF AMP WITH CURRENT OUTPUT D/As DAC700 and DAC702 are current output devices and will drive the summing junction of an op amp to produce an output voltage as shown in Figure 9. Use of the internal feedback resistor is required to obtain specified gain accuracy and low gain drift. FIGURE 9. External Op Amp Using Internal Feedback Resistors. DAC700 or DAC702 can be scaled for any desired voltage range with an external feedback resistor, but at the expense of increased drifts of up to $\pm 50 \text{ppm}/^{\circ}\text{C}$ . The resistors in the DAC700 and DAC702 ratio track to $\pm 1 \text{ppm}/^{\circ}\text{C}$ but their absolute TCR may be as high as $\pm 50 \text{ppm}/^{\circ}\text{C}$ . An alternative method of scaling the output voltage of the D/A converter and preserving the low gain drift is shown in Figure 10. FIGURE 10. External Op Amp Using Internal and External Feedback Resistors to Maintain Low Gain Drift. # **OUTPUTS LARGER THAN 20-VOLT RANGE** For output voltage ranges larger than $\pm 10 \text{V}$ , a high voltage op amp may be employed with an external feedback resistor. Use $l_{\text{OUT}}$ values of $\pm 1 \text{mA}$ for bipolar voltage ranges and -2 mA for unipolar voltage ranges (see Figure 11). Use protection diodes as shown when a high voltage op amp is used. FIGURE 11. External Op Amp Using External Feedback Resistors.