# **Excerpt Edition**

This PDF is an excerpt from Chapter 7 of the Parametric Measurement Handbook.

The Parametric Measurement Handbook







# **Chapter 7: Diode and Transistor Measurement**

"Choose a job you love, and you will never have to work a day in your life" — Confucius

### Introduction

It is not the intent of this handbook to teach a course on semiconductor device physics as there are already an abundance of excellent textbooks available on this subject. However, it is difficult to discuss making parametric diode and transistor measurements without first spending a little time understanding their operation. Therefore, we will give a brief review of pn junctions, diodes, and MOS and bipolar transistor operation with an emphasis on how we characterize them in parametric test as opposed to detailed theoretical derivations.

## PN junctions and diodes

#### Review of PN diode operation

Intrinsic semiconductor materials (such as silicon) do not have an abundance of either electrons or electron holes. However, silicon can be doped with other materials such that it becomes either n-type (possessing excess electrons) or p-type (possessing excess electron holes). When considered individually these materials are not particularly interesting. However, consider the case shown below when these two materials are brought into close contact.





Assuming the extremely idealized case of an abrupt junction (i.e. one that instantaneously transitions from p to n material) as shown in Figure 7.1, we can see that something very interesting happens. The force of diffusion causes holes from the p-type material to flow into the n-type material (leaving behind fixed negative charge), and similarly the force of diffusion causes electrons from the n-type material to flow into the p-type material (leaving behind fixed positive charge). This diffusion process will continue until the electric field created by the fixed charge in what is normally called the space-charge region becomes strong enough to exactly balance the diffusion tendencies of the mobile carriers.

The one-dimensional (x-axis) equations defining current flow in semiconductor are shown below.

$$J_n = q\mu_n \mathbf{E}_x + qD_n \frac{dn}{dx}$$
 (Equation 7.1)

$$J_p = q \,\mu_p \mathbf{E}_x - q D_p \,\frac{dp}{dx} \tag{Equation 7.2}$$

Where J is the current density of electrons (n) and holes (p) q is the electron charge  $E_x$  is the electric field in the x-dimension  $\mu$  is the mobility of electrons (n) and holes (p) D is the diffusion constant for electrons (n) and holes (p) n is the electron density p is the hole density

These equations basically state what was alluded to in the previous discussion of an abrupt pn junction. Namely, current flow in a semiconductor consists of two parts: a drift current proportional to the applied electric field and a diffusion current proportional to the spatial first derivative of the mobile carrier density. In addition to the above current flow equations we also have the Einstein relationship which relates the ratios of the mobility and diffusions constants as shown below.

$$\frac{D_n}{\mu_n} = \frac{D_p}{\mu_p} = \frac{kT}{q}$$
(Equation 7.3)

Where q is the magnitude of the electron charge (1.602  $\times$  10<sup>-19</sup> Coulomb) k is Boltzmann's constant (1.38  $\times$  10<sup>-23</sup> J/K) T is the absolute temperature [deg K]

The general form of Poisson's equation relates the second derivative of the electric potential to the total space charge density ( $\rho$ ). Since we know that in a semiconductor this has to be related to the densities of mobile and fixed charge, we can write this as follows.

$$\frac{d^{2}\varphi}{dx^{2}} = -\frac{q}{\varepsilon_{si}}(p - n + N_{d} - N_{a})$$
 (Equation 7.4)

Where Nd is the donor density concentration

Na is the acceptor density concentration

 $\epsilon_{s_i}$  is the permittivity of silicon

In the case of the abrupt junction shown in Figure 7.1 we make what is known as the depletion approximation, which assumes that the semiconductor is divided into distinct regions which are either completely neutral or completely depleted of mobile carriers. Therefore, in the depletion region we can write the above equation as follows.

$$\frac{d^2\varphi}{dx^2} = -\frac{q}{\varepsilon_{Si}}(N_d - N_a)$$
 (Equation 7.5)

Using the depletion approximation we can integrate the above equation to get the electric field in both the p and n regions as shown below.

$$E_x(x) = -\frac{qN_a}{\varepsilon_{si}}(x+x_p) \qquad -x_p \le x \le 0 \qquad (Equation 7.6)$$

$$E_{x}(x) = -\frac{qN_{d}}{\varepsilon_{Si}}(x_{n} - x) \qquad 0 \le x \le x_{n} \qquad (Equation 7.7)$$

Where  $x_p^{\rho}$  is the width of the space charge in the p region (see Figure 7.1)  $x_n^{\rho}$  is the width of the space charge in the n region (see Figure 7.1)

Graphically, these equations have the appearance shown below.



*Figure 7.2.* The electric field in an abrupt pn junction under the depletion approximation assumption.

We know that the electric field has to be continuous at x = 0.

$$E_x(0) = -\frac{qN_d x_n}{\varepsilon_{Si}} = -\frac{qN_a x_p}{\varepsilon_{Si}}$$
(Equation 7.8)

This gives us the result shown below.

$$N_d x_n = N_a x_p \tag{Equation 7.9}$$

Equation 7.9 shows an important characteristic of pn junctions: the width of the depletion region varies inversely with the magnitude of the dopant concentration. In other words, higher dopant concentrations result in narrower space charge regions.

When no voltage is applied to the pn junction a barrier exists to current flow and the diode acts as an open circuit. The derivation of the current flow equations are involved and beyond the scope of this text. However, it should be somewhat intuitive that as we apply a positive voltage (i.e. electric field) to the p-region we are acting to reduce the built-in electric field of the pn junction. At some point the electric field is reduced enough to allow current to flow through the pn junction.



Figure 7.3. The behavior of a pn junction under positive applied bias.

Therefore, without any detailed derivations we will ask the reader to take it on faith that the current flow through a pn diode exhibits exponential dependence upon applied voltage (Va) and is given by the equation shown below.

$$I = I_o \left( e^{\left( \frac{qV_a}{kT} \right)} - 1 \right)$$
 (Equation 7.10)

This is sometimes called the ideal diode equation. It predicts a saturation current of  $-I_{o}$  for negative values of Va and an exponentially rising current for positive values of Va. To emphasize that a diode only conducts current in one direction, it has the circuit symbol shown below.



Figure 7.4. The circuit symbol for a diode.

The p-doped region is denoted as the anode, and the n-doped region is denoted as the cathode. Note: In actuality diodes can conduct current in both directions. However, typically much larger voltages need to be applied to the cathode (relative to the anode) in order for current flow to occur in the reverse direction. In this condition the diode is said to "breakdown", which is a logical term for this phenomenon since it is an aberration from normal diode behavior. The physics of semiconductor junction breakdown will not be discussed in this handbook, but later some practical measurement examples will be explored.

The "Ohmic contacts" shown at the ends of the diode in Figure 7.3 simply mean that the semiconductor material is heavily doped enough such that the metal to semiconductor contact does not present any sort of barrier to the flow of current. If the semiconductor material is lightly doped the metal to semiconductor contact can actually behave as another form of diode known as a Schottky barrier diode. Current flow in a Schottky barrier diode has a dependence on applied voltage as shown below.

$$I = I'_o \left( e^{\left( \frac{qV_a}{nkT} \right)} - 1 \right)$$
 (Equation 7.11)

In Equation 7.11 "n" is a constant usually ranging from between 1.02 and 1.15. The prime symbol is present on  $I_{o}$  to emphasize that this constant is different in value from that for the case of a pn junction. Schottky diodes typically have an effective "turn-on" voltage that is several hundred millivolts less than that of a pn junction diode, which makes them essential in the design of bipolar logic circuits since they can keep the base to collector junction from forward biasing and therefore keep the transistor out of saturation.

One important point to note about pn junctions is that they behave as voltagedependent parallel plate capacitors, since as we apply external voltages we modify the charges in and around the space-charge region. Therefore, junction capacitance is one important parameter that must be characterized for all semiconductor devices, since this impacts the speed at which the devices will switch when used in an integrated circuit. However, since capacitance measurement is much more challenging to perform correctly than simple current and voltage (IV) measurements, we will defer a detailed discussion of semiconductor capacitance measurement to Chapter 8.

#### Basic diode characterization

-10 u -1 u -100 n

-10 n

-1 n -100 p

▼
−10 p
10 f
−10 f
−10 f
−10 f
−1 f

Diodes are relatively simple devices to characterize. From Equation 7.10 we can see that a plot of the log of the diode current (Id) should be linear with respect to applied voltage. A plot of diode current and the log of the diode current for a "typical" diode are shown below.



Figure 7.5. A pn diode sweep in the forward direction plotting both Id and Log(Id).



Diode breakdown

-8

-9

-10

P1 (X= -9.60000 V Y= -579.315 pA)

-7

1.00 /điv





-3

-4

-1

-2

Vanode (V)

Using various processing techniques it is possible to control the reverse breakdown characteristics of certain classes of diodes very precisely. Diodes with these sorts of precisely controlled breakdown characteristics are known as zener diode. This has some obvious beneficial uses in circuit design, since it permits the zener diodes to be used as voltage clamps within the circuit.

-5

-6

# **To Get Complete Handbook**

If you want to have more information, visit the following URL. You can get the complete "Parametric Measurement Handbook". This total guide contains many valuable information to measure your semiconductor devices accurately, also includes many hints to solve many measurement challenges. Now, English, Japanese, Traditional Chinese, and Simplified Chinese versions are available.

### www.agilent.com/find/parametrichandbook

### **Contents of Handbook**

**Chapter 1: Parametric Test Basics** What is parametric test? Why is parametric test performed? Where is parametric test done? Parametric instrument history **Chapter 2: Parametric Measurement Basics** Measurement terminology Shielding and guarding Kelvin (4-wire) measurements Noise in electrical measurements Chapter 3: Source/Monitor Unit (SMU) Fundamentals SMU overview Understanding the ground unit Measurement ranging Eliminating measurement noise and signal transients Low current measurement Spot and sweep measurements Combining SMUs in series and parallel Safety issues Chapter 4: On-Wafer Parametric Measurement Wafer prober measurement concerns Switching matrices Positioner based switching solutions

Positioner based switching solutions **Chapter 5: Time Dependent and High-Speed Measurements** Parallel measurement with SMUs Time sampling with SMUs Maintaining a constant sweep step High speed test structure design Fast IV and fast pulsed IV measurements **Chapter 6: Making Accurate Resistance Measurements** Resistance measurement basics Resistivity Van der Pauw test structures Accounting for Joule self-heating effects Eliminating the effects of electro-motive force (EMF) **Chapter 7: Diode and Transistor Measurement** PN junctions and diodes MOS transistor measurement **Bipolar transistor measurement Chapter 8: Capacitance Measurement Fundamentals MOSFET** capacitance measurement Quasi-static capacitance measurement Low frequency (< 5 MHz) capacitance measurement High frequency (> 5 MHz) capacitance measurement Making capacitance measurements through a switching matrix High DC bias capacitance measurements

Appendix A: Agilent Technologies' Parametric Measurement Solutions

Appendix B: Agilent On-Wafer Capacitance Measurement Solutions

Appendix C: Application Note Reference