

# Agilent N6465A eMMC Compliance Test Application

# **Methods of Implementation**



Agilent Technologies

## Notices

© Agilent Technologies, Inc. 2013

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Agilent Technologies, Inc. as governed by United States and international copyright laws.

#### **Software Version**

Version 01.00.0000 or greater

#### Edition

June 2013

Available in electronic format only

Agilent Technologies, Inc. 1900 Garden of the Gods Road Colorado Springs, CO 80907 USA

#### Warranty

The material contained in this document is provided "as is," and is subject to being changed, without notice, in future editions. Further, to the maximum extent permitted by applicable law, Agilent disclaims all warranties, either express or implied, with regard to this manual and any information contained herein, including but not limited to the implied warranties of merchantability and fitness for a particular purpose. Agilent shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. Should Agilent and the user have a separate written agreement with warranty terms covering the material in this document that conflict with these terms, the warranty terms in the separate agreement shall control.

#### **Technology Licenses**

The hardware and/or software described in this document are furnished under a license and may be used or copied only in accordance with the terms of such license.

#### **Restricted Rights Legend**

If software is for use in the performance of a U.S. Government prime contract or subcontract, Software is delivered and licensed as "Commercial computer software" as defined in DFAR 252.227-7014 (June 1995), or as a "commercial item" as defined in FAR 2.101(a) or as "Restricted computer software" as defined in FAR 52.227-19 (June 1987) or any equivalent agency regulation or contract clause. Use, duplication or disclosure of Software is subject to Agilent Technologies' standard commercial license terms, and non-DOD Departments and Agencies of the U.S. Government will receive no greater than Restricted Rights as defined in FAR 52.227-19(c)(1-2) (June 1987). U.S. Government users will receive no greater than Limited Rights as defined in FAR 52.227-14 (June 1987) or DFAR 252.227-7015 (b)(2) (November 1995), as applicable in any technical data.

#### **Safety Notices**

#### CAUTION

A **CAUTION** notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in damage to the product or loss of important data. Do not proceed beyond a **CAUTION** notice until the indicated conditions are fully understood and met.

## WARNING

A WARNING notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in personal injury or death. Do not proceed beyond a WARNING notice until the indicated conditions are fully understood and met.

## eMMC Compliance Test Application — At a Glance

The Agilent N6465A eMMC Compliance Test Application is an eMMC test solution that covers the electrical timing parameters of the Joint Electronic Device Engineering Council (JEDEC) specifications (JESD84-B451). This application tests backwards compatible, single data rate, dual data rate, and HS200 clock speeds and their respective parameters.

The eMMC compliance test application:

- Lets you select individual or multiple tests to run.
- Lets you identify the device being tested and its configuration.
- Shows you how to make oscilloscope connections to the device- under- test.
- Automatically checks for proper oscilloscope configuration.
- Automatically sets up the oscilloscope for each test.
- Allows you to determine the number of trials for each test.
- Provides detailed information of each test that has been run. The result of maximum 25 worst trials can be displayed at any one time.
- Creates a printable HTML report of the tests that have been run. This report includes pass/fail limits, margin analysis, and screen shots.

The minimum number of probes required for the tests are:

- Clock tests one probe
- CMD tests two probes
- DAT tests three probes

#### NOTE

While only one probe (for clock tests) and two probes (for CMD tests) are required, for most efficient and continual testing, it is recommended to connect all three probes across three channels for all testing, so as to not have to connect between test groups.

#### **Required Equipment and Software**

In order to run the eMMC automated tests, you need the following equipment and software:

- N6465A eMMC Compliance Test Application software and license.
- The minimum version of Infiniium oscilloscope software (see the N6465A test application release notes).
- Infiniium 9000 or 90000 series oscilloscope.
- N5465A InfiniiSim Basic/Advanced software (optional).
- N2809A Precision Probe software (optional).
- Three active probes.
- Keyboard, qty = 1, (provided with the Infiniium oscilloscope).

- Mouse, qty = 1, (provided with the Infiniium oscilloscope).
- Agilent also recommends using a second monitor to view the compliance test application.

## In This Book

This manual describes the tests that are performed by the eMMC compliance test application in more detail.

- Chapter 1, "Installing the eMMC Compliance Test Application" shows how to install and license the automated test application software (if it was purchased separately).
- Chapter 2, "Preparing to Take Measurements" shows how to start the eMMC compliance test application and gives a brief overview of how it is used.
- Chapter 3, "Bus Signal Levels Tests" shows how to run the eMMC bus signal levels tests available.
- Chapter 4, "Backwards Compatible Device Interface Timing Tests" shows how to run the eMMC backwards compatible device interface timing tests available.
- Chapter 5, "High-Speed Device Interface Timing Tests" shows how to run the eMMC high-speed device interface timing tests available.
- Chapter 6, "High-Speed Dual Rate Interface Timing Tests" shows how to run the eMMC high-speed dual rate interface timing tests available.
- Chapter 7, "HS200 Device Interface Timing Tests" shows how to run the eMMC HS200 device interface timing tests available.
- Chapter 8, "Debug Mode" shows how to use the Debug mode to make measurements on saved waveforms.
- Chapter 9, "Calibrating the Infinitum Oscilloscope and Probe" describes how to calibrate the oscilloscope in preparation for running the eMMC automated tests.
- Chapter 10, "InfiniiMax Probing" describes the probe amplifier and probe head recommendations for the eMMC compliance testing.

#### See Also

- The eMMC compliance test application's online help, which describes:
  - Starting the eMMC compliance test application.
  - Creating or opening a test project.
  - Setting up the eMMC test environment.
  - Setting up InfiniiSim.
  - Setting up the precision probe/cable.
  - Setting up acquisition.
  - Selecting tests.
  - Configuring selected tests.
  - Defining compliance limits.
  - Connecting the oscilloscope to the DUT.

- Running tests.
- Automating the application.
- Viewing test results.
- Viewing/exporting/printing the HTML test report.
- Understanding the HTML report.
- Saving test projects.
- Installing/removing add-ins.
- Controlling the application via a remote PC.
- Using a second monitor for the application.

## Contents

eMMC Compliance Test Application — At a Glance 3 Required Equipment and Software 3 In This Book 5 See Also 5

#### **1** Installing the eMMC Compliance Test Application

Installing the Software 18 Installing the License Key 18

#### **2** Preparing to Take Measurements

Calibrating the Oscilloscope 20

Starting the eMMC Compliance Test Application 21 Online Help Topics 23

#### **3** Bus Signal Levels Tests

Probing and Connection for Bus Signal Levels Tests 26 Test Procedure 26 **Bus Signal Levels Specifications** 28 V<sub>IH</sub> (Clock) Test Method of Implementation 30 30 **Modes Supported PASS Condition** 30 **Measurement Algorithm** 30 V<sub>II</sub> (Clock) Test Method of Implementation 31 **Modes Supported** 31 **PASS Condition** 31 Measurement Algorithm 31 V<sub>IH</sub> (CMD) Test Method of Implementation 32 **Modes Supported** 32 PASS Condition 32 **Measurement Algorithm** 32

```
V<sub>II</sub> (CMD) Test Method of Implementation
                                                           33
                  Modes Supported
                                       33
                 PASS Condition
                                    33
                 Measurement Algorithm
                                             33
              V<sub>DH</sub> (CMD) Push-Pull and Open-Drain Test Method of Implementation
                                                                                      34
                  Modes Supported
                                       34
                 PASS Condition
                                    34
                                             34
                 Measurement Algorithm
              V<sub>OI</sub> (CMD) Push-Pull and Open-Drain Test Method of Implementation
                                                                                      35
                  Modes Supported
                                       35
                 PASS Condition
                                    35
                 Measurement Algorithm
                                             35
              VIH (DAT) Test Method of Implementation
                                                           36
                 Modes Supported
                                       36
                 PASS Condition
                                    36
                 Measurement Algorithm
                                             36
              V<sub>II</sub> (DAT) Test Method of Implementation
                                                           37
                 Modes Supported
                                       37
                 PASS Condition
                                    37
                 Measurement Algorithm
                                             37
              V<sub>OH</sub> (DAT) Test Method of Implementation
                                                            38
                  Modes Supported
                                       38
                 PASS Condition
                                    38
                 Measurement Algorithm
                                             38
              V<sub>01</sub> (DAT) Test Method of Implementation
                                                           39
                  Modes Supported
                                       39
                 PASS Condition
                                    39
                 Measurement Algorithm
                                             39
4 Backwards Compatible Device Interface Timing Tests
```

```
Probing and Connection for Backwards Compatible Device Interface Timing Tests 42
Test Procedure 42
Backwards Compatible Device Interface Timing Specifications 44
Clock — f<sub>pp</sub> Clock Frequency Data Transfer Mode Test Method of Implementation 45
Modes Supported 45
PASS Condition 45
Measurement Algorithm 45
```

```
Clock — f<sub>OD</sub> Clock Frequency Identification Mode Test Method of Implementation
                                                                                     46
   Modes Supported
                        46
   PASS Condition
                      46
   Measurement Algorithm
                               46
Clock — t<sub>WH</sub> Clock High Time Test Method of Implementation
                                                                 47
   Modes Supported
                        47
                      47
   PASS Condition
                               47
   Measurement Algorithm
Clock — t<sub>WL</sub> Clock Low Time Test Method of Implementation
                                                                 48
   Modes Supported
                        48
   PASS Condition
                      48
   Measurement Algorithm
                               48
Clock — t<sub>TLH</sub> Clock Rise Time Test Method of Implementation
                                                                 49
   Modes Supported
                        49
   PASS Condition
                      49
   Measurement Algorithm
                               49
Clock — t<sub>THL</sub> Clock Fall Time Test Method of Implementation
                                                                50
   Modes Supported
                        50
   PASS Condition
                      50
   Measurement Algorithm
                               50
t<sub>ISII</sub> (CMD) Input Setup Time Test Method of Implementation
                                                                51
   Modes Supported
                        51
   PASS Condition
                      51
   Measurement Algorithm
                               51
t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation
                                                              52
   Modes Supported
                        52
   PASS Condition
                      52
   Measurement Algorithm
                               52
t<sub>OS</sub> (CMD) Output Setup Time Test Method of Implementation
                                                                 53
   Modes Supported
                        53
   PASS Condition
                      53
   Measurement Algorithm
                               53
t_{OH} (CMD) Output Hold Time Test Method of Implementation
                                                                54
   Modes Supported
                        54
   PASS Condition
                      54
   Measurement Algorithm
                               54
```

```
t<sub>ISII</sub> (DAT) Input Setup Time Test Method of Implementation
                                                                              55
                  Modes Supported
                                       55
                  PASS Condition
                                     55
                  Measurement Algorithm
                                              55
              t<sub>IH</sub> (DAT) Input Hold Time Test Method of Implementation
                                                                           57
                  Modes Supported
                                       57
                  PASS Condition
                                     57
                  Measurement Algorithm
                                              57
              t<sub>OS</sub> (DAT) Output Setup Time Test Method of Implementation
                                                                               59
                  Modes Supported
                                       59
                  PASS Condition
                                     59
                  Measurement Algorithm
                                              59
              t<sub>OH</sub> (DAT) Output Hold Time Test Method of Implementation
                                                                              61
                  Modes Supported
                                       61
                  PASS Condition
                                     61
                  Measurement Algorithm
                                              61
5 High-Speed Device Interface Timing Tests
```

```
Probing and Connection for High-Speed Device Interface Timing Tests
                                                                       64
   Test Procedure
                     64
High-Speed Device Interface Timing Specifications
                                                     66
Clock — fpp Clock Frequency Data Transfer Mode Test Method of Implementation
                                                                                   67
   Modes Supported
                        67
   PASS Condition
                      67
                              67
   Measurement Algorithm
Clock — f<sub>OD</sub> Clock Frequency Identification Mode Test Method of Implementation
                                                                                   68
                        68
   Modes Supported
   PASS Condition
                      68
   Measurement Algorithm
                              68
Clock — t<sub>WH</sub> Clock High Time Test Method of Implementation
                                                                69
   Modes Supported
                        69
   PASS Condition
                      69
   Measurement Algorithm
                              69
Clock — t<sub>WL</sub> Clock Low Time Test Method of Implementation
                                                               70
   Modes Supported
                        70
   PASS Condition
                     70
   Measurement Algorithm
                              70
```

```
Clock - t_{TLH} Clock Rise Time Test Method of Implementation
                                                                 71
   Modes Supported
                        71
   PASS Condition
                      71
   Measurement Algorithm
                               71
Clock — t<sub>THL</sub> Clock Fall Time Test Method of Implementation
                                                                72
   Modes Supported
                        72
                      72
   PASS Condition
   Measurement Algorithm
                               72
t<sub>ISU</sub> (CMD) Input Setup Time Test Method of Implementation
                                                               73
   Modes Supported
                        73
   PASS Condition
                      73
   Measurement Algorithm
                               73
t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation
                                                             74
   Modes Supported
                        74
   PASS Condition
                      74
   Measurement Algorithm
                               74
t<sub>ODLY</sub> (CMD) Output Delay Time Test Method of Implementation
                                                                  75
   Modes Supported
                        75
   PASS Condition
                      75
   Measurement Algorithm
                               75
t_{OH} (CMD) Output Hold Time Test Method of Implementation
                                                               76
   Modes Supported
                        76
   PASS Condition
                      76
   Measurement Algorithm
                               76
t<sub>BISE</sub> (CMD) Output Rise Time Test Method of Implementation
                                                                 77
   Modes Supported
                        77
   PASS Condition
                      77
   Measurement Algorithm
                               77
t<sub>FALL</sub> (CMD) Output Fall Time Test Method of Implementation
                                                                78
   Modes Supported
                        78
   PASS Condition
                      78
   Measurement Algorithm
                               78
t<sub>ISU</sub> (DAT) Input Setup Time Test Method of Implementation
                                                               79
   Modes Supported
                        79
   PASS Condition
                      79
   Measurement Algorithm
                               79
```

```
t<sub>IH</sub> (DAT) Input Hold Time Test Method of Implementation
                                                              81
   Modes Supported
                        81
   PASS Condition
                      81
   Measurement Algorithm
                                81
t<sub>ODLY</sub> (DAT) Output Delay Time Test Method of Implementation
                                                                   83
   Modes Supported
                         83
                       83
   PASS Condition
                                83
   Measurement Algorithm
t<sub>OH</sub> (DAT) Output Hold Time Test Method of Implementation
                                                                85
   Modes Supported
                         85
   PASS Condition
                      85
   Measurement Algorithm
                                85
t<sub>BISE</sub> (DAT) Output Rise Time Test Method of Implementation
                                                                 87
   Modes Supported
                         87
   PASS Condition
                       87
   Measurement Algorithm
                                87
t<sub>FALL</sub> (DAT) Output Fall Time Test Method of Implementation
                                                                88
   Modes Supported
                         88
   PASS Condition
                      88
   Measurement Algorithm
                                88
```

#### 6 High-Speed Dual Rate Interface Timing Tests

```
Probing and Connection for High-Speed Dual Rate Interface Timing Tests
                                                                           90
   Test Procedure
                     90
High-Speed Dual Rate Interface Timing Specifications
                                                        92
Clock — Duty Cycle Test Method of Implementation
                                                      93
   Modes Supported
                        93
   PASS Condition
                      93
   Measurement Algorithm
                              93
Clock — t<sub>TLH</sub> Clock Rise Time Test Method of Implementation
                                                                94
   Modes Supported
                        94
   PASS Condition
                      94
   Measurement Algorithm
                              94
Clock — t<sub>THI</sub> Clock Fall Time Test Method of Implementation
                                                               95
   Modes Supported
                        95
   PASS Condition
                      95
   Measurement Algorithm
                              95
```

```
t<sub>ISIIddr</sub> (CMD) Input Setup Time Test Method of Implementation
                                                                   96
   Modes Supported
                        96
   PASS Condition
                      96
   Measurement Algorithm
                               96
t<sub>IHddr</sub> (CMD) Input Hold Time Test Method of Implementation
                                                                97
   Modes Supported
                        97
                      97
   PASS Condition
                               97
   Measurement Algorithm
t<sub>ODLY</sub> (CMD) Output Delay Time Test Method of Implementation
                                                                   98
   Modes Supported
                         98
   PASS Condition
                      98
   Measurement Algorithm
                               98
t<sub>OH</sub> (CMD) Output Hold Time Test Method of Implementation
                                                                99
   Modes Supported
                        99
   PASS Condition
                      99
   Measurement Algorithm
                               99
t<sub>RISE</sub> (CMD) Output Rise Time Test Method of Implementation
                                                                 100
   Modes Supported
                        100
   PASS Condition
                      100
   Measurement Algorithm
                               100
t<sub>FALL</sub> (CMD) Output Fall Time Test Method of Implementation
                                                                 101
   Modes Supported
                        101
   PASS Condition
                      101
   Measurement Algorithm
                               101
t<sub>ISUddr</sub> (DAT) Input Setup Time Test Method of Implementation
                                                                  102
   Modes Supported
                         102
   PASS Condition
                      102
   Measurement Algorithm
                               102
t<sub>IHddr</sub> (DAT) Input Hold Time Test Method of Implementation
                                                                104
   Modes Supported
                        104
   PASS Condition
                      104
   Measurement Algorithm
                               104
t_{ODLYddr} (DAT) Output Delay Time Test Method of Implementation
                                                                     106
   Modes Supported
                        106
   PASS Condition
                      106
   Measurement Algorithm
                               106
```

t<sub>RISE</sub> (DAT) Output Rise Time Test Method of Implementation 108 **Modes Supported** 108 **PASS Condition** 108 **Measurement Algorithm** 108 t<sub>FALL</sub> (DAT) Output Fall Time Test Method of Implementation 109 **Modes Supported** 109 PASS Condition 109 109 **Measurement Algorithm** 

#### 7 HS200 Device Interface Timing Tests

Probing and Connection for HS200 Device Interface Timing Tests 112 Test Procedure 112 HS200 Device Interface Timing Specifications 114 t<sub>PERIOD</sub> Clock Frequency Test Method of Implementation 115 **Modes Supported** 115 PASS Condition 115 Measurement Algorithm 115 Clock — t<sub>TLH</sub> Clock Rise Time Test Method of Implementation 116 Modes Supported 116 PASS Condition 116 Measurement Algorithm 116 Clock — t<sub>THL</sub> Clock Fall Time Test Method of Implementation 117 **Modes Supported** 117 **PASS Condition** 117 **Measurement Algorithm** 117 Clock — Duty Cycle Test Method of Implementation 118 **Modes Supported** 118 PASS Condition 118 **Measurement Algorithm** 118 t<sub>ISII</sub> (CMD) Input Setup Time Test Method of Implementation 119 Modes Supported 119 **PASS Condition** 119 **Measurement Algorithm** 119 t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation 120 Modes Supported 120 **PASS Condition** 120 **Measurement Algorithm** 120

 $t_{ISU}$  (DAT) Input Setup Time Test Method of Implementation 121 **Modes Supported** 121 **PASS Condition** 121 Measurement Algorithm 121  $t_{IH}$  (DAT) Input Hold Time Test Method of Implementation 123 Modes Supported 123 PASS Condition 123 Measurement Algorithm 123

#### 8 Debug Mode

#### 9 Calibrating the Infiniium Oscilloscope and Probe

**Required Equipment for Oscilloscope Calibration** 127 Internal Calibration 128 **Required Equipment for Probe Calibration** 131 Probe Calibration 131 Connecting the Probe for Calibration 131 134 Verifying the Connection Running the Probe Calibration and Deskew 136 Verifying the Probe Calibration 138

#### **10 InfiniiMax Probing**



N6465A eMMC Compliance Test Application Methods of Implementation

# Installing the eMMC Compliance Test Application

Installing the Software 18 Installing the License Key 18

1

If you purchased the N6465A eMMC Compliance Test Application separate from your Infiniium oscilloscope, you need to install the software and license key.



**1** Installing the eMMC Compliance Test Application

## Installing the Software

- Make sure you have the minimum version of Infiniium oscilloscope software (see the N6465A release notes) by choosing Help>About Infiniium... from the main menu.
- **2** To obtain the eMMC Compliance Test Application, go to Agilent's website: <u>http://www.agilent.com/find/N6465A</u>.
- **3** The link for the eMMC Compliance Test Application will appear. Double-click on it and follow the instructions to download and install the application.

## **Installing the License Key**

**1** Request a license code from Agilent by following the instructions on the Entitlement Certificate.

You will need the oscilloscope's "Option ID Number", which you can find in the **Help>About Infiniium...** dialog box.

- 2 After you receive your license code from Agilent, choose Utilities>Install Option License....
- **3** In the Install Option License dialog, enter your license code and click **Install License**.
- **4** Click **OK** in the dialog that tells you to restart the Infiniium oscilloscope application to complete the license installation.
- 5 Click Close to close the Install Option License dialog.
- 6 Choose File>Exit.
- **7** Restart the Infiniium oscilloscope application to complete the license installation.



2

N6465A eMMC Compliance Test Application Methods of Implementation

# **Preparing to Take Measurements**

Calibrating the Oscilloscope 20 Starting the eMMC Compliance Test Application 21

Before running the eMMC automated tests, you should calibrate the oscilloscope and probe. No test fixture is required for this application. After the oscilloscope and probe have been calibrated, you are ready to start the eMMC Compliance Test Application and perform the measurements.



#### **2** Preparing to Take Measurements

## **Calibrating the Oscilloscope**

If you have not already calibrated the oscilloscope, see Chapter 9, "Calibrating the Infiniium Oscilloscope and Probe".

**NOTE** If the ambient temperature changes more than 5 degrees Celsius from the calibration temperature, internal calibration should be performed again. The delta between the calibration temperature and the present operating temperature is shown in the **Utilities>Calibration** menu.

# **NOTE** If you switch cables between channels or other oscilloscopes, it is necessary to perform cable and probe calibration again. Agilent recommends that, once calibration is performed, you label the cables with the channel on which they were calibrated.

## Starting the eMMC Compliance Test Application

- **1** Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 2 To start the eMMC Compliance Test Application: From the Infinitum oscilloscope's main menu, choose Analyze > Automated Test Apps > N6465A eMMC Test App.



| File View        | Tools Help                                                                                   |
|------------------|----------------------------------------------------------------------------------------------|
| 🗅 📽 🖬   🖬        |                                                                                              |
| Task Flow        | Set Up   Select Tests   Configure   Connect   Run Tests   Automation   Results   Html Report |
| Set Up           | eMMC Test Environment Setup                                                                  |
|                  | Device Under Test (DUT)                                                                      |
|                  | Bus Speed Mode                                                                               |
| Select Tests     | (• Backwards                                                                                 |
|                  | C Durch speed                                                                                |
| $  \vee  $       |                                                                                              |
| Configure        | 3 H3200                                                                                      |
|                  |                                                                                              |
| $  \Psi  $       |                                                                                              |
| Connect          | Test Report Comments (Optional)                                                              |
|                  | Device Identifier: User Description:                                                         |
| $  - \Psi  $     | (SELECT OR TYPE)  (SELECT OR TYPE)                                                           |
| Run Tests        | Comments:                                                                                    |
|                  |                                                                                              |
|                  |                                                                                              |
|                  | Connect Device                                                                               |
|                  | ,                                                                                            |
|                  |                                                                                              |
|                  |                                                                                              |
| ✓ 0 Tests Follow | w instructions to describe your test environment Connection: UNKNOWN                         |

Figure 1 eMMC Compliance Test Application

## NOTE

If the N6465A eMMC Test App does not appear in the Automated Test Apps menu, the eMMC Compliance Test Application has not been installed (see Chapter 1, "Installing the eMMC Compliance Test Application").

Figure 1 shows the eMMC Compliance Test Application's main window. The task flow pane, and the tabs in the main pane, show the steps you take in running the automated tests:

| Set Up       | Lets you identify and set up the test environment,<br>including information about the device being tested.<br>The "Device Identifier", "User Description", and<br>"Comments" are all printed in the final HTML report.                                                            |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Select Tests | Lets you select the tests you want to run. The tests<br>are organized hierarchically so you can select all tests<br>in a group. After tests are run, status indicators show<br>which tests have passed, failed, or not been run, and<br>there are indicators for the test groups. |
| Configure    | Lets you configure test parameters (i.e., channels used in the test, voltage levels).                                                                                                                                                                                             |
| Connect      | Shows you how to connect the oscilloscope to the device-under-test for the tests to be run.                                                                                                                                                                                       |
| Run Tests    | Starts the automated tests. If the connections to the device-under-test need to be changed while multiple tests are running, the tests pause, show you how to change the connection, and wait for you to confirm that the connections have been changed before continuing.        |
| Automation   | Lets you construct scripts of commands that drive execution of the application.                                                                                                                                                                                                   |
| Results      | Contains more detailed information about the tests<br>that have been run. You can change the thresholds at<br>which marginal or critical warnings appear.                                                                                                                         |
| HTML Report  | Shows a compliance test report that can be printed.                                                                                                                                                                                                                               |

#### **Online Help Topics**

For information on using the eMMC Compliance Test Application, see its online help (which you can access by choosing **Help > Contents...** from the application's main menu).

The eMMC Compliance Test Application's online help describes:

- Starting the N6465A eMMC Compliance Test Application
  - To view/minimize the task flow pane
  - To view/hide the toolbar
- Creating or Opening a Test Project
  - To set load preferences
- Setting Up the Test Environment
- Setting Up InfiniiSim
- Setting Up the Precision Probe/Cable
- Setting Up Acquisition
- Selecting Tests
- Configuring Tests
- User-Defined Compliance Limits
- Connecting the Oscilloscope to the DUT
- Running Tests
  - To select the "store mode"
  - To run multiple times
  - To send email on pauses or stops
  - To pause or stop on events
  - To specify the event
  - To set the display preferences
  - To set the run preferences
- Automating the Application
- Viewing Results
  - To delete trials from the results
  - · To show reference images and flash mask hits
  - To change margin thresholds
  - To change the test display order
  - To set trial display preferences
  - To set HTML Report preferences
- Viewing/Exporting/Printing the Report

- To export the report
- To print the report
- Understanding the Report
- Saving Test Projects
  - To set AutoRecovery preferences
- User-Defined Add-Ins
  - To install an add-in
  - To remove an add-in
- Controlling the Application via a Remote PC
  - To check for the App Remote license
  - To identify the remote interface version
  - To enable the remote interface
  - To enable remote interface hints



N6465A eMMC Compliance Test Application Methods of Implementation

# **Bus Signal Levels Tests**

3

Probing and Connection for Bus Signal Levels Tests 26 Bus Signal Levels Specifications 28 VIH (Clock) Test Method of Implementation 30 VIL (Clock) Test Method of Implementation 31 VIH (CMD) Test Method of Implementation 32 VIL (CMD) Test Method of Implementation 33 VOH (CMD) Push-Pull and Open-Drain Test Method of Implementation 34 VOL (CMD) Push-Pull and Open-Drain Test Method of Implementation 35 VIH (DAT) Test Method of Implementation 36 VIL (DAT) Test Method of Implementation 37 VOH (DAT) Test Method of Implementation 38 VOL (DAT) Test Method of Implementation 39

This section provides the Methods of Implementation (MOIs) for the Bus Signal Level tests using an Agilent Infinitum oscilloscope and the N6465A eMMC Compliance Test Application.



#### **3** Bus Signal Levels Tests

## **Probing and Connection for Bus Signal Levels Tests**

When performing the Bus Signal Levels tests, the eMMC Compliance Test Application will prompt you to make the proper connections. The connections for the Bus Signal Levels tests may look similar to the following diagram. Refer to the Connect tab in the eMMC Compliance Test Application for details.



Figure 2 Probing for Bus Signal Levels Tests

You can use any of the oscilloscope channels as Pin-Under-Test (PUT) source channel. You can identify the channels used for each signal in the Configure tab of the eMMC Compliance Test Application. (The channels shown in Figure 2 are just examples.)

## **Test Procedure**

- 1 Start the automated test application as described in "Starting the eMMC Compliance Test Application" on page 21.
- 2 Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 3 Connect the probes to the PUTs on the eMMC DUT.
- **4** Connect the oscilloscope probes to the channels of the oscilloscope that you have set up in the Configure tab.
- 5 In the eMMC test application, click the Set Up tab.

6 Select the Bus Speed Mode that you plan to test.

**NOTE** The bus signal levels are the same for all Bus Speed Modes.

- 7 Type in or select the Device Identifier as well as the User Description from the drop-down list. Enter your comments in the Comments text box.
- 8 Click the Select Tests tab and check the tests you want to run. Check the parent node or group to check all the available tests within the group.



Figure 3 Selecting Bus Signal Levels Tests

## **Bus Signal Levels Specifications**

Since there are various valid voltage supply options for the eMMC device, all input levels specifications are defined based on  $V_{CC}$  and  $V_{CCQ}$ . It is important to set  $V_{cc}$  and  $V_{ccq}$  levels in the Configure tab to ensure the correct bus level test limits. The following tables show the  $V_{IH}/V_{IL}$  test limits per voltage setting.

 Table 1
 Open-Drain Bus Signal Level

| Parameter           | Symbol          | Min            | Max | Unit | Conditions             |
|---------------------|-----------------|----------------|-----|------|------------------------|
| Output HIGH voltage | V <sub>OH</sub> | $V_{DD} - 0.2$ |     | V    | Note 1) <sup>*</sup>   |
| Output LOW voltage  | V <sub>OL</sub> |                | 0.3 | V    | I <sub>OL</sub> = 2 mA |

\* Note 1) Because V<sub>OH</sub> depends on external resistance value (including outside the package), this value does not apply as device specification. The host is responsible to choose the external pull-up and open drain resistance value to meet the V<sub>OH</sub> Min value. The input levels are identical with the push-pull mode bus signal levels.

| Table 2 | Push-Pull Signal | Level — Hiah | Voltage <i>e</i> •MMC |
|---------|------------------|--------------|-----------------------|
|         |                  |              |                       |

| Parameter           | Symbol          | Min                      | Max                      | Unit | Conditions                                       |
|---------------------|-----------------|--------------------------|--------------------------|------|--------------------------------------------------|
| Output HIGH voltage | V <sub>OH</sub> | 0.75 * V <sub>CCQ</sub>  |                          | V    | I <sub>OH</sub> = –100 μA @ V <sub>CCQ</sub> min |
| Output LOW voltage  | V <sub>OL</sub> |                          | 0.125 * V <sub>CCQ</sub> | ۷    | I <sub>OL</sub> = 100 μA @ V <sub>CCQ</sub> min  |
| Input HIGH voltage  | V <sub>IH</sub> | 0.625 * V <sub>CCQ</sub> | $V_{CCQ} + 0.3$          | ٧    |                                                  |
| Input LOW voltage   | V <sub>IL</sub> | $V_{SS} - 0.3$           | 0.25 * V <sub>CCO</sub>  | V    |                                                  |

 Table 3
 Push-Pull Signal Level — 1.70 –1.95 V<sub>CCO</sub> Voltage Range

| Parameter           | Symbol          | Min                       | Max                       | Unit | Conditions              |
|---------------------|-----------------|---------------------------|---------------------------|------|-------------------------|
| Output HIGH voltage | V <sub>OH</sub> | V <sub>CCQ</sub> -0.45 V  |                           | V    | I <sub>0H</sub> = -2 mA |
| Output LOW voltage  | V <sub>OL</sub> |                           | 0.45 V                    | V    | I <sub>OL</sub> = 2 mA  |
| Input HIGH voltage  | V <sub>IH</sub> | 0.65 * V <sub>CCO</sub> * | V <sub>CCQ</sub> + 0.3    | V    |                         |
| Input LOW voltage   | V <sub>IL</sub> | $V_{SS} - 0.3$            | $0.35 * V_{DD}^{\dagger}$ | V    |                         |

 $^{\ast}\,$  0.7  $^{\ast}\,V_{DD}$  for MMC4.3 and older revisions.

 $\pm$  0.3  $^{*}$  V\_{DD} for MMC4.3 and older revisions.

| Parameter           | Symbol          | Min                     | Max                     | Unit | Conditions              |
|---------------------|-----------------|-------------------------|-------------------------|------|-------------------------|
| Output HIGH voltage | V <sub>OH</sub> | 0.75 * V <sub>CCO</sub> |                         | V    | I <sub>0H</sub> = -2 mA |
| Output LOW voltage  | V <sub>OL</sub> |                         | 0.25 * V <sub>CCQ</sub> | V    | I <sub>OL</sub> = 2 mA  |
| Input HIGH voltage  | V <sub>IH</sub> | 0.65 * V <sub>CCO</sub> | V <sub>CCQ</sub> + 0.3  | V    |                         |
| Input LOW voltage   | V <sub>IL</sub> | $V_{SS} - 0.3$          | 0.35 * V <sub>CCQ</sub> | V    |                         |

Table 4Push-Pull Signal Level —  $1.1 \text{ V} - 1.3 \text{ V} \text{ V}_{CCQ}$  Range  $e \cdot \text{MMC}$ 

## V<sub>IH</sub> (Clock) Test Method of Implementation

The purpose of this test is to verify that the high level voltage value of the Clock Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The high level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency and set the memory depth to capture the number of clock edges specified in the Configure tab.
- **3** Perform a  $V_{MAX}$  measurement on the acquired signal.
- ${\bf 4}$  Compare the  $V_{MAX}$  value to the specified value and report pass/fail and margin.

## **V<sub>IL</sub> (Clock) Test Method of Implementation**

The purpose of this test is to verify that the low level voltage value of the Clock Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The low level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency and set the memory depth to capture the number of clock edges specified in the Configure tab.
- $\mathbf{3}$  Perform a  $V_{MIN}$  measurement on the acquired signal.
- 4 Compare the  $V_{\rm MIN}$  value to the specified value and report pass/fail and margin.

## V<sub>IH</sub> (CMD) Test Method of Implementation

The purpose of this test is to verify that the high level voltage value of the CMD Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The high level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- **6** Perform a  $V_{MAX}$  measurement on Function 1.
- 7 Compare the  $\mathrm{V}_{\mathrm{MAX}}$  value to the specified value and report pass/fail and margin.

## V<sub>IL</sub> (CMD) Test Method of Implementation

The purpose of this test is to verify that the low level voltage value of the CMD Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The low level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- $\boldsymbol{6}$  Perform a  $V_{MIN}$  measurement on Function 1.
- 7 Compare the  $V_{\rm MIN}$  value to the specified value and report pass/fail and margin.

## **V<sub>OH</sub> (CMD)** Push-Pull and Open-Drain Test Method of Implementation

The purpose of this test is to verify that the output high level voltage value of the CMD Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab. Select the Push-Pull tests if CMD is set to the push-pull mode. Select the Open-Drain tests if CMD is set to the open-drain mode.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The high level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Perform a  $V_{MAX}$  measurement on Function 1.
- $7\,$  Compare the  $V_{MAX}$  value to the specified value and report pass/fail and margin.

## V<sub>01</sub> (CMD) Push-Pull and Open-Drain Test Method of Implementation

The purpose of this test is to verify that the output low level voltage value of the CMD Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab. Select the Push-Pull tests if CMD is set to the push-pull mode. Select the Open-Drain tests if CMD is set to the open-drain mode.

#### Modes Supported

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The low level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Perform a  $V_{MIN}$  measurement on Function 1.
- 7 Compare the  $V_{\rm MIN}$  value to the specified value and report pass/fail and margin.

## V<sub>IH</sub> (DAT) Test Method of Implementation

The purpose of this test is to verify that the high level voltage value of the DAT Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

## **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

## **PASS Condition**

The high level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- 5 Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Perform a  $V_{MAX}$  measurement on Function 1.
- ${\bf 8}~~{\rm Compare~the~V_{MAX}}$  value to the specified value and report pass/fail and margin.
### **V<sub>II</sub> (DAT) Test Method of Implementation**

The purpose of this test is to verify that the low level voltage value of the DAT Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Backwards, High-Speed, Dual-Rate, HS200

#### **PASS Condition**

The low level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- 5 Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Perform a  $V_{MIN}$  measurement on Function 1.
- ${\bf 8}\ \ {\rm Compare\ the\ }V_{\rm MIN}\ {\rm value\ to\ the\ specified\ value\ and\ report\ pass/fail\ and\ margin.}$

## V<sub>OH</sub> (DAT) Test Method of Implementation

The purpose of this test is to verify that the output high level voltage value of the DAT Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

#### **PASS Condition**

The high level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- 5 Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Perform a  $V_{MAX}$  measurement on Function 1.
- ${\bf 8}~~{\rm Compare~the~V_{MAX}}$  value to the specified value and report pass/fail and margin.

### V<sub>01</sub> (DAT) Test Method of Implementation

The purpose of this test is to verify that the output low level voltage value of the DAT Test signal is within a valid voltage range. This range is defined by the  $V_{CC}$  and  $V_{CCQ}$  values set in the Configure tab.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• Backwards, High-Speed, Dual-Rate, HS200

#### **PASS Condition**

The low level voltage value of the test signal should be greater than or equal to the min values specified in the tables under "Bus Signal Levels Specifications" on page 28. The signal should also be less than or equal to the max value specified in those tables.

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- 5 Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 7 Perform a  $V_{MIN}$  measurement on Function 1.
- ${\bf 8}\,$  Compare the  $V_{MIN}$  value to the specified value and report pass/fail and margin.

## Bus Signal Levels Tests



4

N6465A eMMC Compliance Test Application Methods of Implementation

## Backwards Compatible Device Interface Timing Tests

Probing and Connection for Backwards Compatible Device Interface Timing Tests 42 Backwards Compatible Device Interface Timing Specifications 44 Clock — fpp Clock Frequency Data Transfer Mode Test Method of Implementation 45 Clock — fOD Clock Frequency Identification Mode Test Method of Implementation 46 Clock — tWH Clock High Time Test Method of Implementation 47 Clock — tWL Clock Low Time Test Method of Implementation 48 Clock — tTLH Clock Rise Time Test Method of Implementation 49 Clock — tTHL Clock Fall Time Test Method of Implementation 50 tISU (CMD) Input Setup Time Test Method of Implementation 51 tlH (CMD) Input Hold Time Test Method of Implementation 52 tOS (CMD) Output Setup Time Test Method of Implementation 53 tOH (CMD) Output Hold Time Test Method of Implementation 54 tISU (DAT) Input Setup Time Test Method of Implementation 55 tIH (DAT) Input Hold Time Test Method of Implementation 57 tOS (DAT) Output Setup Time Test Method of Implementation 59 tOH (DAT) Output Hold Time Test Method of Implementation 61

This section provides the Methods of Implementation (MOIs) for the Backwards Compatible Device Interface Timing tests using an Agilent Infiniium oscilloscope and the N6465A eMMC Compliance Test Application.



## Probing and Connection for Backwards Compatible Device Interface Timing Tests

When performing the Backwards Compatible Device Interface Timing tests, the eMMC Compliance Test Application will prompt you to make the proper connections. The connections for the Backwards Compatible Device Interface Timing tests may look similar to the following diagram. Refer to the Connect tab in the eMMC Compliance Test Application for details.



Figure 4 Probing for Backwards Compatible Device Interface Timing Tests

You can use any of the oscilloscope channels as Pin-Under-Test (PUT) source channel. You can identify the channels used for each signal in the Configure tab of the eMMC Compliance Test Application. (The channels shown in Figure 4 are just examples.)

#### **Test Procedure**

- 1 Start the automated test application as described in "Starting the eMMC Compliance Test Application" on page 21.
- **2** Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 3 Connect the probes to the PUTs on the eMMC DUT.
- **4** Connect the oscilloscope probes to the channels of the oscilloscope that you have set up in the Configure tab.

- **5** In the eMMC test application, click the Set Up tab.
- 6 Select the Bus Speed Mode Backwards.

**NOTE** Selecting any of the other bus speed modes will still enable these tests because all devices should be backwards compatible.

- 7 Type in or select the Device Identifier as well as the User Description from the drop-down list. Enter your comments in the Comments text box.
- 8 Click the Select Tests tab and check the tests you want to run. Check the parent node or group to check all the available tests within the group.



Figure 5 Selecting Backwards Compatible Device Interface Timing Tests

## **Backwards Compatible Device Interface Timing Specifications**

| Parameter                                                 | Symbol           | Min  | Max | Unit | Remark <sup>[1]</sup>   |
|-----------------------------------------------------------|------------------|------|-----|------|-------------------------|
| Clock CLK <sup>[2]</sup>                                  |                  |      |     |      |                         |
| Clock frequency Data<br>Transfer Mode (PP) <sup>[3]</sup> | f <sub>PP</sub>  | 0    | 26  | MHz  | $C_L \le 30 \text{ pF}$ |
| Clock frequency<br>Identification Mode<br>(OD)            | f <sub>od</sub>  | 0    | 400 | kHz  |                         |
| Clock high time                                           | t <sub>WH</sub>  | 10   |     |      | $C_L \le 30 \text{ pF}$ |
| Clock low time                                            | t <sub>WL</sub>  | 10   |     | ns   | $C_L \le 30 \text{ pF}$ |
| Clock rise time <sup>[4]</sup>                            | t <sub>TLH</sub> |      | 10  | ns   | $C_L \le 30 \text{ pF}$ |
| Clock fall time                                           | t <sub>THL</sub> |      | 10  | ns   | $C_L \le 30 \text{ pF}$ |
| Inputs CMD, DAT (referen                                  | nced to CLK)     |      |     |      |                         |
| Input set-up time                                         | t <sub>ISU</sub> | 3    |     | ns   | $C_L \le 30 \text{ pF}$ |
| Input hold time                                           | t <sub>IH</sub>  | 3    |     | ns   | $C_L \le 30 \text{ pF}$ |
| Outputs CMD, DAT (refer                                   | enced to CLK)    |      |     |      |                         |
| Output set-up time <sup>[5]</sup>                         | t <sub>OSU</sub> | 11.7 |     | ns   | $C_L \le 30 \text{ pF}$ |
| Output hold time <sup>[5]</sup>                           | t <sub>OH</sub>  | 8.3  |     | ns   | $C_L \le 30 \text{ pF}$ |

 Table 5
 Backwards Compatible Device Interface Timing

[1] The Device must always start with the backwards compatible interface timing. The timing mode can be switched to high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed interface select.

[2] CLK timing is measured at 50% of  $V_{DD}$ .

[3] For compatibility with Devices that support the v4.2 standard or earlier, host should not use >26 MHz before switching to high-speed interface timing.

- [4] CLK rise and fall times are measured by min ( $V_{IH}$ ) and max ( $V_{IL}$ ).
- [5]  $t_{OSU}$  and  $t_{OH}$  are defined as values from clock rising edge. However, there may be Devices or devices which utilize clock falling edge to output data in backwards compatibility mode. Therefore, it is recommended for hosts either to set  $t_{WL}$  value as long as possible within the range which will not go over  $t_{CK}$ - $t_{OH}$ (min) in the system or to use slow clock frequency, so that hosts could have data set up margin for those devices. In this case, each device which utilizes clock falling edge might show the correlation between  $t_{WL}$  and  $t_{OSU}$  or between  $t_{CK}$  and  $t_{OSU}$  for the device in its own datasheet as a note or its application notes.

# $\label{eq:clock} \mbox{Clock} - \mbox{f}_{pp} \mbox{Clock} \mbox{Frequency Data Transfer Mode Test Method of Implementation}$

The purpose of this test is to verify that the clock frequency remains between 0 and 26 MHz in Data Transfer Mode. Ensure that the eMMC DUT is in Data Transfer Mode.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The frequency of the clock is between 0 and 26 MHz across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a FREQuency measurement on Clock Channel at 50% on rising edges.
- 7 Compare the min FREQuency value to the specified value and report pass/fail and margin.

## Clock — f<sub>OD</sub> Clock Frequency Identification Mode Test Method of Implementation

The purpose of this test is to verify that the clock frequency remains between 0 and 400 kHz in Identification Mode. Ensure that the eMMC DUT is in Identification Mode.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The frequency of the clock is between 0 and 400 kHz across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a FREQuency measurement on Clock Channel at 50% on rising edges.
- 7 Compare the min FREQuency value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>WH</sub> **Clock** High Time Test Method of Implementation

The purpose of this test is to verify that the clock high time is greater than 10 ns.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The clock high time is greater than or equal to 10 ns across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a  $P_{WIDth}$  measurement on Clock Channel at 50%.
- 7 Compare the min  $P_{WIDth}$  value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>WL</sub> **Clock** Low Time Test Method of Implementation

The purpose of this test is to verify that the clock low time is greater than 10 ns.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The clock low time is greater than or equal to 10 ns across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- $\boldsymbol{6}$  Perform an N<sub>WIDth</sub> measurement on Clock Channel at 50%.
- $7\,$  Compare the min  $N_{WIDth}$  value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>TLH</sub> **Clock Rise Time Test Method of Implementation**

The purpose of this test is to verify that the rise time is less than 10 ns.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The clock rise time is less than or equal to 10 ns across the cycle count set in the Configure tab.

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Rise Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the max Rise Time value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>THL</sub> **Clock** Fall Time Test Method of Implementation

The purpose of this test is to verify that the fall time is less than 10 ns.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The clock fall time is less than or equal to 10 ns across the cycle count set in the Configure tab.

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Fall Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the max Fall Time value to the specified value and report pass/fail and margin.

## t<sub>ISU</sub> (CMD) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The setup time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the falling edge of Function 1 at  $V_{IL}$  to Clock rising at 50%.
- NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{IL}$ .

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{IH}$ .
- NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>OS</sub> (CMD) Output Setup Time Test Method of Implementation

The purpose of this test is to verify that the output setup time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The output setup time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 11.7 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{OH}$  to Clock rising at 50%.

NOTE  $V_{OH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the falling edge of Function 1 at  $V_{OL}$  to Clock rising at 50%.
- **NOTE**  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

### t<sub>OH</sub> (CMD) Output Hold Time Test Method of Implementation

The purpose of this test is to verify that the output hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

#### **Modes Supported**

• Backwards

#### **PASS Condition**

The output hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 8.3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{OL}$ .

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{OH}$ .
- NOTE  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>ISU</sub> (DAT) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Backwards

#### **PASS Condition**

The setup time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- **5** Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

**NOTE**  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{IL}$  to Clock rising at 50%.

#### 4 Backwards Compatible Device Interface Timing Tests

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>IH</sub> (DAT) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Backwards

#### **PASS Condition**

The hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the Clock rising at 50% to the Function 1 rising at  $V_{\rm IL}$ .

**NOTE**  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the Clock rising at 50% to the Function 1 falling at  $V_{\rm IH}.$ 

#### 4 Backwards Compatible Device Interface Timing Tests

**NOTE**  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>OS</sub> (DAT) Output Setup Time Test Method of Implementation

The purpose of this test is to verify that the output setup time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Backwards

#### **PASS Condition**

The output setup time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 11.7 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full read cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{OH}$  to Clock rising at 50%.

**NOTE**  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{OL}$  to Clock rising at 50%.

#### 4 Backwards Compatible Device Interface Timing Tests

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>OH</sub> (DAT) Output Hold Time Test Method of Implementation

The purpose of this test is to verify that the output hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Backwards

#### **PASS Condition**

The output hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 8.3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure the Clock rising at 50% to the Function 1 rising at  $V_{OL}$ .

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the Clock rising at 50% to the Function 1 falling at  $V_{OH}$ .

#### 4 Backwards Compatible Device Interface Timing Tests

**NOTE**  $V_{OH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.



5

N6465A eMMC Compliance Test Application Methods of Implementation

## High-Speed Device Interface Timing Tests

Probing and Connection for High-Speed Device Interface Timing Tests 64 High-Speed Device Interface Timing Specifications 66 Clock — fpp Clock Frequency Data Transfer Mode Test Method of Implementation 67 Clock — fOD Clock Frequency Identification Mode Test Method of Implementation 68 Clock — tWH Clock High Time Test Method of Implementation 69 Clock — tWL Clock Low Time Test Method of Implementation 70 Clock — tTLH Clock Rise Time Test Method of Implementation 71 Clock — tTHL Clock Fall Time Test Method of Implementation 72 tISU (CMD) Input Setup Time Test Method of Implementation 73 tIH (CMD) Input Hold Time Test Method of Implementation 74 tODLY (CMD) Output Delay Time Test Method of Implementation 75 tOH (CMD) Output Hold Time Test Method of Implementation 76 tRISE (CMD) Output Rise Time Test Method of Implementation 77 tFALL (CMD) Output Fall Time Test Method of Implementation 78 tISU (DAT) Input Setup Time Test Method of Implementation 79 tlH (DAT) Input Hold Time Test Method of Implementation 81 tODLY (DAT) Output Delay Time Test Method of Implementation 83 tOH (DAT) Output Hold Time Test Method of Implementation 85 tRISE (DAT) Output Rise Time Test Method of Implementation 87 tFALL (DAT) Output Fall Time Test Method of Implementation 88

This section provides the Methods of Implementation (MOIs) for the High-Speed Device Interface Timing tests using an Agilent Infiniium oscilloscope and the N6465A eMMC Compliance Test Application.



#### 5 High-Speed Device Interface Timing Tests

## **Probing and Connection for High-Speed Device Interface Timing Tests**

When performing the High-Speed Device Interface Timing tests, the eMMC Compliance Test Application will prompt you to make the proper connections. The connections for the High-Speed Device Interface Timing tests may look similar to the following diagram. Refer to the Connect tab in the eMMC Compliance Test Application for details.



Figure 6 Probing for High-Speed Device Interface Timing Tests

You can use any of the oscilloscope channels as Pin-Under-Test (PUT) source channel. You can identify the channels used for each signal in the Configure tab of the eMMC Compliance Test Application. (The channels shown in Figure 6 are just examples.)

#### **Test Procedure**

- 1 Start the automated test application as described in "Starting the eMMC Compliance Test Application" on page 21.
- **2** Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 3 Connect the probes to the PUTs on the eMMC DUT.
- **4** Connect the oscilloscope probes to the channels of the oscilloscope that you have set up in the Configure tab.
- 5 In the eMMC test application, click the Set Up tab.

6 Select the Bus Speed Mode High-speed.

**NOTE** Selecting Dual-rate will also enable these tests, since they are required to meet specification even on dual-rate devices.

- 7 Type in or select the Device Identifier as well as the User Description from the drop-down list. Enter your comments in the Comments text box.
- 8 Click the Select Tests tab and check the tests you want to run. Check the parent node or group to check all the available tests within the group.



Figure 7 Selecting High-Speed Device Interface Timing Tests

## **High-Speed Device Interface Timing Specifications**

| Parameter                                                 | Symbol            | Min | Max               | Unit | Remark                                        |
|-----------------------------------------------------------|-------------------|-----|-------------------|------|-----------------------------------------------|
| Clock CLK <sup>[1]</sup>                                  |                   |     |                   |      |                                               |
| Clock frequency Data<br>Transfer Mode (PP) <sup>[2]</sup> | f <sub>PP</sub>   | 0   | 52 <sup>[3]</sup> | MHz  | C <sub>L</sub> ≤ 30 pF<br>Tolerance: +100 kHz |
| Clock frequency<br>Identification Mode<br>(OD)            | f <sub>OD</sub>   | 0   | 400               | kHz  | Tolerance: +20 kHz                            |
| Clock high time                                           | t <sub>WH</sub>   | 6.5 |                   | ns   | $C_L \le 30 \text{ pF}$                       |
| Clock low time                                            | t <sub>WL</sub>   | 6.5 |                   | ns   | $C_L \le 30 \text{ pF}$                       |
| Clock rise time <sup>[4]</sup>                            | t <sub>TLH</sub>  |     | 3                 | ns   | $C_L \le 30 \text{ pF}$                       |
| Clock fall time                                           | t <sub>THL</sub>  |     | 3                 | ns   | $C_L \le 30 \text{ pF}$                       |
| Inputs CMD, DAT (referen                                  | ced to CLK)       |     |                   |      |                                               |
| Input set-up time                                         | t <sub>ISU</sub>  | 3   |                   | ns   | $C_L \le 30 \text{ pF}$                       |
| Input hold time                                           | t <sub>IH</sub>   | 3   |                   | ns   | $C_L \le 30 \text{ pF}$                       |
| Outputs CMD, DAT (refere                                  | enced to CLK      | )   |                   |      |                                               |
| Output delay time during<br>data transfer                 | t <sub>odly</sub> |     | 13.7              | ns   | $C_L \le 30 \text{ pF}$                       |
| Output hold time                                          | t <sub>OH</sub>   | 2.5 |                   | ns   | $C_L \le 30 \text{ pF}$                       |
| Signal rise time <sup>[5]</sup>                           | t <sub>RISE</sub> |     | 3                 | ns   | $C_L \le 30 \text{ pF}$                       |
| Signal fall time                                          | t <sub>FALL</sub> |     | 3                 | ns   | $C_L \le 30 \text{ pF}$                       |

 Table 6
 High-Speed Device Interface Timing

[1] CLK timing is measured at 50% of  $V_{\text{DD}}.$ 

[2] A e•MMC shall support the full frequency range from 0 - 26 MHz, or 0 - 52 MHz.

[3] Device can operate as high-speed Device interface timing at 26 MHz clock frequency.

[4] CLK rise and fall times are measured by min (V<sub>IH</sub>) and max (V<sub>IL</sub>).

[5] Inputs CMD, DAT rise and fall times are measured by min (V<sub>IH</sub>) and max (V<sub>IL</sub>), and outputs CMD, DAT rise and fall times are measured by min (V<sub>OH</sub>) and max (V<sub>OL</sub>).

# $\label{eq:clock} \mbox{Clock} - \mbox{f}_{pp} \mbox{Clock} \mbox{Frequency Data Transfer Mode Test Method of Implementation}$

The purpose of this test is to verify that the clock frequency remains between 0 and 52 MHz in Data Transfer Mode. Ensure that the eMMC DUT is in Data Transfer Mode.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The frequency of the clock is between 0 and 52 MHz across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a FREQuency measurement on Clock Channel at 50% on rising edges.
- 7 Compare the min FREQuency value to the specified value and report pass/fail and margin.

# $\label{eq:clock} \mbox{Clock} - \mbox{f}_{\mbox{OD}} \mbox{Clock} \mbox{Frequency Identification} \mbox{ Mode Test Method of Implementation}$

The purpose of this test is to verify that the clock frequency remains between 0 and 400 kHz in Identification Mode. Ensure that the eMMC DUT is in Identification Mode.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The frequency of the clock is between 0 and 400 kHz across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- **3** Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a FREQuency measurement on Clock Channel at 50%.
- 7 Compare the min FREQuency value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>WH</sub> **Clock** High Time Test Method of Implementation

The purpose of this test is to verify that the clock high time is greater than 6.5 ns.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The clock high time is greater than or equal to 6.5 ns across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a  $P_{WIDth}$  measurement on Clock Channel at 50%.
- 7 Compare the min  $P_{WIDth}$  value to the specified value and report pass/fail and margin.

## Clock — t<sub>WL</sub> Clock Low Time Test Method of Implementation

The purpose of this test is to verify that the clock low time is greater than 6.5 ns.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The clock low time is greater than or equal to 6.5 ns across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform an  $N_{WIDth}$  measurement on Clock Channel at 50%.
- $7\,$  Compare the min  $N_{WIDth}$  value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>TLH</sub> **Clock Rise Time Test Method of Implementation**

The purpose of this test is to verify that the rise time is less than 3 ns.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The clock rise time is less than or equal to 3 ns across the cycle count set in the Configure tab.

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Rise Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the max Rise Time value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>THL</sub> **Clock** Fall Time Test Method of Implementation

The purpose of this test is to verify that the fall time is less than 3 ns.

#### **Modes Supported**

• High-Speed

#### **PASS Condition**

The clock fall time is less than or equal to 3 ns across the cycle count set in the Configure tab.

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Fall Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the max Fall Time value to the specified value and report pass/fail and margin.
# t<sub>ISU</sub> (CMD) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The setup time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the falling edge of Function 1 at  $V_{IL}$  to Clock rising at 50%.
- NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{IL}$ .

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{IH}$ .
- NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>ODLY</sub> (CMD) Output Delay Time Test Method of Implementation

The purpose of this test is to verify that the output delay time of the CMD Test signal relative to the rising edge of the Clock is less than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The output delay time of the CMD test signal relative to the rising edge of the clock is less than or equal to 13.7 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{OH}$  to Clock rising at 50%.

NOTE  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the falling edge of Function 1 at  $V_{OL}$  to Clock rising at 50%.
- **NOTE**  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>OH</sub> (CMD) Output Hold Time Test Method of Implementation

The purpose of this test is to verify that the output hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The output hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 2.5 ns.

### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{OL}$ .

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{OH}$ .
- NOTE  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>RISE</sub> (CMD) Output Rise Time Test Method of Implementation

The purpose of this test is to verify that the output rise time of the CMD Test signal is less than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

NOTE

The output rise time of the CMD test signal is less than or equal to 3 ns.

### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Measure the Function 1 rise time from  $V_{OL}$  to  $V_{OH}$ .

 $V_{OL}$  and  $V_{OH}$  are defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>FALL</sub> (CMD) Output Fall Time Test Method of Implementation

The purpose of this test is to verify that the output fall time of the CMD Test signal is less than or equal to the specified value.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The output fall time of the CMD test signal is less than or equal to 3 ns.

### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Measure the Function 1 fall time from  $V_{OL}$  to  $V_{OH}$ .

NOTE

 $V_{0L}$  and  $V_{0H}$  are defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>ISU</sub> (DAT) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• High-Speed

### **PASS Condition**

The setup time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- **5** Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

**NOTE**  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{IL}$  to Clock rising at 50%.

## 5 High-Speed Device Interface Timing Tests

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>IH</sub> (DAT) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• High-Speed

### **PASS Condition**

The hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the Clock rising at 50% to the Function 1 rising at  $V_{IL}$ .

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the Clock rising at 50% to the Function 1 falling at  $V_{\rm IH}.$ 

## 5 High-Speed Device Interface Timing Tests

**NOTE**  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>ODLY</sub> (DAT) Output Delay Time Test Method of Implementation

The purpose of this test is to verify that the output delay time of the DAT Test signal relative to the rising edge of the Clock is less than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• High-Speed

### **PASS Condition**

The output delay time of the DAT test signal relative to the rising edge of the clock is less than or equal to 13.7 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full read cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{OH}$  to Clock rising at 50%.

**NOTE**  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{OL}$  to Clock rising at 50%.

## 5 High-Speed Device Interface Timing Tests

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>OH</sub> (DAT) Output Hold Time Test Method of Implementation

The purpose of this test is to verify that the output hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• High-Speed

### **PASS Condition**

The output hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 2.5 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure the Clock rising at 50% to the Function 1 rising at  $V_{OL}$ .

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the Clock rising at 50% to the Function 1 falling at  $V_{OH}$ .

## 5 High-Speed Device Interface Timing Tests

**NOTE**  $V_{OH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>RISE</sub> (DAT) Output Rise Time Test Method of Implementation

The purpose of this test is to verify that the output rise time of the DAT Test signal less than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

### **Modes Supported**

• High-Speed

### **PASS Condition**

NOTE

The output rise time of the DAT test signal is less than or equal to 3 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- 5 Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure Rise Time from  $V_{OL}$  to  $V_{OH}$  on Function 1.

V<sub>OL</sub> and V<sub>OH</sub> are defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

# t<sub>FALL</sub> (DAT) Output Fall Time Test Method of Implementation

The purpose of this test is to verify that the output fall time of the DAT Test signal is less than or equal to the specified value.

NOTE

In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

### **Modes Supported**

• High-Speed

### **PASS Condition**

The output fall time of the DAT test signal is less than or equal to 3 ns.

### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- 5 Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure Fall Time from  $V_{OL}$  to  $V_{OH}$  on Function 1.

 $V_{0L}$  and  $V_{0H}$  are defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Compare the max Fall Time value to the specified value and report pass/fail and margin.

NOTE



6

N6465A eMMC Compliance Test Application Methods of Implementation

# High-Speed Dual Rate Interface Timing Tests

Probing and Connection for High-Speed Dual Rate Interface Timing Tests 90 High-Speed Dual Rate Interface Timing Specifications 92 Clock — Duty Cycle Test Method of Implementation 93 Clock — tTLH Clock Rise Time Test Method of Implementation 94 Clock — tTHL Clock Fall Time Test Method of Implementation 95 tISUddr (CMD) Input Setup Time Test Method of Implementation 96 tlHddr (CMD) Input Hold Time Test Method of Implementation 97 tODLY (CMD) Output Delay Time Test Method of Implementation 98 tOH (CMD) Output Hold Time Test Method of Implementation 99 tRISE (CMD) Output Rise Time Test Method of Implementation 100 tFALL (CMD) Output Fall Time Test Method of Implementation 101 tISUddr (DAT) Input Setup Time Test Method of Implementation 102 tlHddr (DAT) Input Hold Time Test Method of Implementation 104 tODLYddr (DAT) Output Delay Time Test Method of Implementation 106 tRISE (DAT) Output Rise Time Test Method of Implementation 108 tFALL (DAT) Output Fall Time Test Method of Implementation 109

This section provides the Methods of Implementation (MOIs) for the High-Speed Dual Rate Interface Timing tests using an Agilent Infiniium oscilloscope and the N6465A eMMC Compliance Test Application.



# **Probing and Connection for High-Speed Dual Rate Interface Timing Tests**

When performing the High-Speed Dual Rate Interface Timing tests, the eMMC Compliance Test Application will prompt you to make the proper connections. The connections for the High-Speed Dual Rate Interface Timing tests may look similar to the following diagram. Refer to the Connect tab in the eMMC Compliance Test Application for details.



Figure 8 Probing for High-Speed Dual Rate Interface Timing Tests

You can use any of the oscilloscope channels as Pin-Under-Test (PUT) source channel. You can identify the channels used for each signal in the Configure tab of the eMMC Compliance Test Application. (The channels shown in Figure 8 are just examples.)

### **Test Procedure**

- 1 Start the automated test application as described in "Starting the eMMC Compliance Test Application" on page 21.
- 2 Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 3 Connect the probes to the PUTs on the eMMC DUT.
- **4** Connect the oscilloscope probes to the channels of the oscilloscope that you have set up in the Configure tab.
- 5 In the eMMC test application, click the Set Up tab.

- 6 Select the Bus Speed Mode Dual-rate.
- 7 Type in or select the Device Identifier as well as the User Description from the drop-down list. Enter your comments in the Comments text box.
- 8 Click the Select Tests tab and check the tests you want to run. Check the parent node or group to check all the available tests within the group.



Figure 9 Selecting High-Speed Dual Rate Interface Timing Tests

# **High-Speed Dual Rate Interface Timing Specifications**

| Parameter                                   | Symbol               | Min   | Max  | Unit | Remark                          |  |  |
|---------------------------------------------|----------------------|-------|------|------|---------------------------------|--|--|
| Input CLK <sup>[1]</sup>                    |                      |       |      |      |                                 |  |  |
| Clock duty cycle                            |                      | 45    | 55   | %    | Includes jitter, phase<br>noise |  |  |
| Clock rise time                             | t <sub>TLH</sub>     |       | 3    | ns   | $C_L \le 30 \text{ pF}$         |  |  |
| Clock fall time                             | t <sub>THL</sub>     |       | 3    | ns   | $C_L \le 30 \text{ pF}$         |  |  |
| Input CMD (referenced to                    | CLK-SDR mo           | de)   |      |      |                                 |  |  |
| Input set-up time                           | t <sub>ISUddr</sub>  | 3     |      | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Input hold time                             | t <sub>IHddr</sub>   | 3     |      | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Output CMD (referenced t                    | o CLK-SDR m          | node) |      |      |                                 |  |  |
| Output delay time during<br>data transfer   | t <sub>odly</sub>    |       | 13.7 | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Output hold time                            | t <sub>OH</sub>      | 2.5   |      | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Signal rise time                            | t <sub>RISE</sub>    |       | 3    | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Signal fall time                            | t <sub>FALL</sub>    |       | 3    | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Input DAT (referenced to (                  | CLK-DDR mod          | le)   |      |      |                                 |  |  |
| Input set-up time                           | t <sub>ISUddr</sub>  | 2.5   |      | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Input hold time                             | t <sub>IHddr</sub>   | 2.5   |      | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Output DAT (referenced to                   | CLK-DDR m            | ode)  |      |      |                                 |  |  |
| Output delay time during<br>data transfer   | t <sub>ODLYddr</sub> | 1.5   | 7    | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Signal rise time<br>(DAT0-7) <sup>[2]</sup> | t <sub>RISE</sub>    |       | 2    | ns   | $C_L \le 20 \text{ pF}$         |  |  |
| Signal fall time (DAT0-7)                   | t <sub>FALL</sub>    |       | 2    | ns   | $C_L \le 20 \text{ pF}$         |  |  |

 Table 7
 High-Speed Dual Rate Interface Timing

[1] CLK timing is measured at 50% of  $\mathrm{V}_{\mathrm{DD}}.$ 

[2] Inputs DAT rise and fall times are measured by min (V<sub>IH</sub>) and max (V<sub>IL</sub>), and outputs DAT rise and fall times are measured by min (V<sub>OH</sub>) and max (V<sub>OL</sub>).

# **Clock** — **Duty Cycle Test Method of Implementation**

The purpose of this test is to verify that the clock Duty Cycle remains in the specified limits.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The duty cycle of the clock is between 45-55% across the cycle count set in the Configure tab.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Duty Cycle measurement on both edges of the Clock Channel at 50%.
- 7 Compare the worst case value to the specified value and report pass/fail and margin.

# **Clock** — t<sub>TLH</sub> **Clock Rise Time Test Method of Implementation**

The purpose of this test is to verify that the rise time is less than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The clock rise time is less than or equal to 3 ns across the cycle count set in the Configure tab.

### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Rise Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the maximum Rise Time value to the specified value and report pass/fail and margin.

# **Clock** — t<sub>THL</sub> **Clock** Fall Time Test Method of Implementation

The purpose of this test is to verify that the fall time is less than or equal to the specified value.

#### **Modes Supported**

• Dual-Rate

## **PASS Condition**

The clock fall time is less than or equal to 3 ns across the cycle count set in the Configure tab.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Fall Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the maximum Fall Time value to the specified value and report pass/fail and margin.

# t<sub>ISUddr</sub> (CMD) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The setup time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

 NOTE
 V<sub>IH</sub> is defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

 7
 Measure the falling edge of Function 1 at V<sub>IL</sub> to Clock rising at 50%.

 NOTE
 V<sub>IL</sub> is defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

 8
 Compare the worst case value to the specified value and report pass/fail and margin.

 NOTE
 Even though the specification name contains "ddr", the command is still sdr.

# t<sub>IHddr</sub> (CMD) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

#### **Modes Supported**

• Dual-Rate

#### **PASS Condition**

The hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 3 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- **3** Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{IL}$ .

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

| 7 | Measure | the | Clock | rising | $\mathbf{at}$ | 50% | to | the | Function | 1 | falling | at | V <sub>IH</sub> | • |
|---|---------|-----|-------|--------|---------------|-----|----|-----|----------|---|---------|----|-----------------|---|
|   |         |     |       |        |               |     |    |     |          |   |         |    |                 |   |

# NOTE $V_{IH}$ is defined by the $V_{CC}/V_{CCQ}$ voltages set in the Configure tab.

8 Compare the worst case value to the specified value and report pass/fail and margin.

# NOTE Even though the specification name contains "ddr", the command is still sdr.

# t<sub>ODLY</sub> (CMD) Output Delay Time Test Method of Implementation

The purpose of this test is to verify that the output time of the CMD Test signal relative to the rising edge of the Clock is less than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The output delay time of the CMD test signal relative to the rising edge of the clock is less than or equal to 13.7 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{OH}$  to Clock rising at 50%.

NOTE  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the falling edge of Function 1 at  $V_{OL}$  to Clock rising at 50%.
- NOTE  $V_{OL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>OH</sub> (CMD) Output Hold Time Test Method of Implementation

The purpose of this test is to verify that the output hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The output hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 2.5 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{OL}$ .

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{OH}$ .
- **NOTE**  $V_{OH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

# t<sub>RISE</sub> (CMD) Output Rise Time Test Method of Implementation

The purpose of this test is to verify that the output rise time of the CMD Test signal is less than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The output rise time of the CMD test signal is less than or equal to 3 ns.

### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Measure the Function 1 rise time from  $V_{OL}$  to  $V_{OH}$ .

 $V_{OL}$  and  $V_{OH}$  are defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

7 Compare the max Rise Time value to the specified value and report pass/fail and margin.

NOTE

# t<sub>FALL</sub> (CMD) Output Fall Time Test Method of Implementation

The purpose of this test is to verify that the output fall time of the CMD Test signal is less than or equal to the specified value.

### **Modes Supported**

• Dual-Rate

### **PASS Condition**

NOTE

The output fall time of the CMD test signal is less than or equal to 3 ns.

### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the CMD signal.
- **6** Measure the Function 1 fall time from  $V_{OL}$  to  $V_{OH}$ .

 $V_{OL}$  and  $V_{OH}$  are defined by the  $V_{CC}/V_{CCO}$  voltages set in the Configure tab.

# t<sub>ISUddr</sub> (DAT) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The setup time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 2.5 ns.

#### Measurement Algorithm

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- 5 Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{\rm IH}$  to BOTH Clock edges at 50%.

NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{IL}$  to BOTH Clock edges rising at 50%.

**NOTE**  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>IHddr</sub> (DAT) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 2.5 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- 5 Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure BOTH Clock edges at 50% to the Function 1 rising at  $V_{IL}$ .

**NOTE**  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure BOTH Clock edges at 50% to the Function 1 falling at  $V_{\rm IH}.$ 

NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>ODLYddr</sub> (DAT) Output Delay Time Test Method of Implementation

The purpose of this test is to verify that the output delay time of the DAT Test signal relative to the rising edge of the Clock is within the specified range.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• Dual-Rate

### **PASS Condition**

The output delay time of the DAT test signal relative to the rising edge of the clock is less than or equal to 7 ns and greater than or equal to 1.5 ns.

#### Measurement Algorithm

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- 5 Set the memory depth to ensure full read cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{\rm OH}$  to BOTH Clock edges at 50%.

NOTE  $V_{0H}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{\rm OL}$  to BOTH Clock edges at 50%.

NOTE  $V_{0L}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

# t<sub>RISE</sub> (DAT) Output Rise Time Test Method of Implementation

The purpose of this test is to verify that the output rise time of the DAT Test signal less than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### **Modes Supported**

• Dual-Rate

### **PASS Condition**

The output rise time of the CMD test signal is less than or equal to 2 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure Rise Time from  $V_{OL}$  to  $V_{OH}$  on Function 1.
- V<sub>OL</sub> and V<sub>OH</sub> are defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.
  - 8 Compare the max Rise Time value to the specified value and report pass/fail and margin.

NOTE
## t<sub>FALL</sub> (DAT) Output Fall Time Test Method of Implementation

The purpose of this test is to verify that the output fall time of the DAT Test signal less than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

## **Modes Supported**

• Dual-Rate

## **PASS Condition**

NOTE

The output fall time of the CMD test signal is less than or equal to 2 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a MUST intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is read and not write.
- **5** Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an output,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the output portion of the DAT signal.
- 7 Measure Fall Time from  $V_{OL}$  to  $V_{OH}$  on Function 1.

V<sub>OL</sub> and V<sub>OH</sub> are defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

8 Compare the max Fall Time value to the specified value and report pass/fail and margin.

## 6 High-Speed Dual Rate Interface Timing Tests



7

N6465A eMMC Compliance Test Application Methods of Implementation

## **HS200 Device Interface Timing Tests**

Probing and Connection for HS200 Device Interface Timing Tests 112 HS200 Device Interface Timing Specifications 114 tPERIOD Clock Frequency Test Method of Implementation 115 Clock — tTLH Clock Rise Time Test Method of Implementation 116 Clock — tTHL Clock Fall Time Test Method of Implementation 117 Clock — Duty Cycle Test Method of Implementation 118 tISU (CMD) Input Setup Time Test Method of Implementation 119 tIH (CMD) Input Hold Time Test Method of Implementation 120 tISU (DAT) Input Setup Time Test Method of Implementation 121 tIH (DAT) Input Hold Time Test Method of Implementation 123

This section provides the Methods of Implementation (MOIs) for the HS200 Device Interface Timing tests using an Agilent Infinium oscilloscope and the N6465A eMMC Compliance Test Application.



#### 7 HS200 Device Interface Timing Tests

## **Probing and Connection for HS200 Device Interface Timing Tests**

When performing the HS200 Device Interface Timing tests, the eMMC Compliance Test Application will prompt you to make the proper connections. The connections for the HS200 Device Interface Timing tests may look similar to the following diagram. Refer to the Connect tab in the eMMC Compliance Test Application for details.



Figure 10 Probing for HS200 Device Interface Timing Tests

You can use any of the oscilloscope channels as Pin-Under-Test (PUT) source channel. You can identify the channels used for each signal in the Configure tab of the eMMC Compliance Test Application. (The channels shown in Figure 10 are just examples.)

## **Test Procedure**

- 1 Start the automated test application as described in "Starting the eMMC Compliance Test Application" on page 21.
- **2** Ensure that the eMMC device-under-test (DUT) is performing read and write operations in the test and speed setup that you plan to test.
- 3 Connect the probes to the PUTs on the eMMC DUT.
- **4** Connect the oscilloscope probes to the channels of the oscilloscope that you have set up in the Configure tab.
- 5 In the eMMC test application, click the Set Up tab.

- 6 Select the Bus Speed Mode HS200.
- 7 Type in or select the Device Identifier as well as the User Description from the drop-down list. Enter your comments in the Comments text box.
- 8 Click the Select Tests tab and check the tests you want to run. Check the parent node or group to check all the available tests within the group.



Figure 11 Selecting HS200 Device Interface Timing Tests

## **HS200** Device Interface Timing Specifications

| Symbol                              | Min  | Max                         | Unit | Remark                                                                                                                                                                                                |
|-------------------------------------|------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>PERIOD</sub>                 | 5    | —                           | ns   | 200 MHz (max), between rising edges                                                                                                                                                                   |
| t <sub>TLH</sub> , t <sub>THL</sub> | —    | 0.2*t <sub>peri</sub><br>od | ns   | t <sub>TLH</sub> , t <sub>THL</sub> < 1 ns (max) at 200 MHz, C <sub>BGA</sub> = 12 pF,<br>the absolute maximum value of t <sub>TLH</sub> , t <sub>THL</sub> is 10<br>ns regardless of clock frequency |
| Duty cycle                          | 30   | 70                          | %    |                                                                                                                                                                                                       |
| t <sub>ISU</sub>                    | 1.40 |                             | ns   | $5 \text{ pF} \le C_{BGA} \le 12 \text{ pF}$                                                                                                                                                          |
| t <sub>IH</sub>                     | 0.8  |                             | ns   | 5 pF $\leq$ C <sub>BGA</sub> $\leq$ 12 pF                                                                                                                                                             |

 Table 8
 HS200 Device Input Timing

## t<sub>PERIOD</sub> Clock Frequency Test Method of Implementation

The purpose of this test is to verify that the minimum clock period is greater than the specified limits.

## **Modes Supported**

• HS200

## **PASS Condition**

The clock period must be greater than or equal to 5 ns across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Period measurement on the rising edges of the Clock Channel at 50%.
- 7 Compare the min value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>TLH</sub> **Clock** Rise Time Test Method of Implementation

The purpose of this test is to verify that the rise time is less than or equal to the specified value.

## **Modes Supported**

• HS200

## **PASS Condition**

The clock rise time is less than or equal to  $0.2^{*}t_{\rm PERIOD}$  across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Rise Time measurement on the Clock Channel between  $V_{IL}$  to  $V_{IH}$  ( $V_{IL}$  and  $V_{IH}$  are defined by  $V_{CC}/V_{CCQ}$  as set in the Configure tab).
- 7 Compare the maximum Rise Time value to the specified value and report pass/fail and margin.

## **Clock** — t<sub>THL</sub> **Clock** Fall Time Test Method of Implementation

The purpose of this test is to verify that the fall time is less than or equal to the specified value.

#### **Modes Supported**

• HS200

## **PASS Condition**

The clock fall time is less than or equal to  $0.2^*t_{PERIOD}$  across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Fall Time measurement on the Clock Channel between  $V_{\rm IL}$  to  $V_{\rm IH}$  (V<sub>IL</sub> and  $V_{\rm IH}$  are defined by  $V_{\rm CC}/V_{\rm CCQ}$  as set in the Configure tab).
- 7 Compare the maximum Fall Time value to the specified value and report pass/fail and margin.

## **Clock** — **Duty Cycle Test Method of Implementation**

The purpose of this test is to verify that the clock Duty Cycle remains in the specified limits.

## **Modes Supported**

• HS200

## **PASS Condition**

The duty cycle of the clock is between 30-70% across the cycle count set in the Configure tab.

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock and set the memory depth to the cycle number defined in the Configure tab.
- 3 Single to capture the specified clock cycles.
- 4 Measure clock swing voltages and thresholds for the UDF.
- **5** Pass the Clock Channel, Voltages and thresholds from step 4, and clock frequency to the UDF used in Function 1. Function 1 will set a qualifier for the Clock signal to remove any clock off portions from the measurement.
- 6 Perform a Duty Cycle measurement on both edges of the Clock Channel at 50%.
- 7 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>ISU</sub> (CMD) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

## **Modes Supported**

• HS200

## **PASS** Condition

The setup time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 1.4 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the rising edge of Function 1 at  $V_{IH}$  to Clock rising at 50%.

 NOTE
 V<sub>IH</sub> is defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

 7
 Measure the falling edge of Function 1 at V<sub>IL</sub> to Clock rising at 50%.

 NOTE
 V<sub>IL</sub> is defined by the V<sub>CC</sub>/V<sub>CCQ</sub> voltages set in the Configure tab.

8 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>IH</sub> (CMD) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the CMD Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

## **Modes Supported**

• HS200

## **PASS Condition**

The hold time of the CMD test signal relative to the rising edge of the clock is greater than or equal to 0.8 ns.

## **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- 2 Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output CMD.
- 3 Set the trigger on CMD going low start of command sequence.
- **4** Set the memory depth based on the frequency from step 2 to ensure all command sequence bits are captured.
- **5** Pass the CMD channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the CMD signal.
- 6 Measure the Clock rising at 50% to the Function 1 rising at  $V_{\rm IL}$ .

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

- 7 Measure the Clock rising at 50% to the Function 1 falling at  $V_{IH}$ .
- NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.
  - 8 Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>ISU</sub> (DAT) Input Setup Time Test Method of Implementation

The purpose of this test is to verify that the input setup time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

## Modes Supported

• HS200

## **PASS Condition**

The setup time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 1.4 ns.

#### **Measurement Algorithm**

- 1 Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- 5 Set the memory depth to ensure full write cycle.
- **6** Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure the rising edge of Function 1 at  $V_{\rm IH}$  to rising Clock edges at 50%.

NOTE  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure the falling edge of Function 1 at  $V_{\rm IL}$  to rising Clock edges at 50%.

## 7 HS200 Device Interface Timing Tests

NOTE  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.

## t<sub>IH</sub> (DAT) Input Hold Time Test Method of Implementation

The purpose of this test is to verify that the input hold time of the DAT Test signal relative to the rising edge of the Clock is greater than or equal to the specified value.

**NOTE** In the Configure tab, Read and Write wait times can be set (in seconds) to increase the time to wait for a trigger before time-out. This enables you to increase the wait time to properly trigger a write or a read when unable to control writes and reads of the DUT. If the application states that it was unable to find a read or a write, please consider the DUT's usage of read and write commands and increase the wait time.

#### Modes Supported

• HS200

## **PASS Condition**

The hold time of the DAT test signal relative to the rising edge of the clock is greater than or equal to 0.8 ns.

#### **Measurement Algorithm**

- **1** Obtain a sample or acquire signal data.
- **2** Measure the frequency of the clock to pass into the UDF to help identify the expected range of input and output DAT.
- 3 Set the trigger on CMD going low start of command sequence.
- 4 Set a must NOT intersect zone at 49 clock cycles six cycles wide, to ensure that the signal is write and not read.
- **5** Set the memory depth to ensure full write cycle.
- 6 Pass the CMD channel, DAT channel, signal is an input,  $V_{IH}/V_{IL}$  as defined by  $V_{CC}/V_{CCQ}$ , and clock frequency to the UDF used in Function 1. Function 1 will be only the input portion of the DAT signal.
- 7 Measure rising Clock edges at 50% to the Function 1 rising at  $V_{IL}$ .

**NOTE**  $V_{IL}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

8 Measure rising Clock edges at 50% to the Function 1 falling at  $V_{IH}$ .

## 7 HS200 Device Interface Timing Tests

**NOTE**  $V_{IH}$  is defined by the  $V_{CC}/V_{CCQ}$  voltages set in the Configure tab.

**9** Compare the worst case value to the specified value and report pass/fail and margin.



Debug mode can be selected to make measurements on saved waveforms.

- **1** In the Configure tab, select the **Debug** radio button. This will enable the option to use waveform files.
- **2** Change Use Waveform Files from No to Yes (see Figure 12). This will enable the measurements to use saved waveforms.



Figure 12 Debug Mode Settings



- **3** Load the saved waveforms.
- 4 Set the memory used for each signal.
- **5** If you have deep captures of all signals, enable and use all three channels to allow the application to use logic to separate input/output data. If you do not have deep captures, but can guarantee that the signals presented are the input or output cmd/data required for the measurement, then change **Limited Waveform Files** from **No** to **Yes**. This will take out the error checking on the signal and assume the signal presented is right for measurement.
- **6** Select Tests and Run. See previous sections for test and measurement methods.



N6465A eMMC Compliance Test Application Methods of Implementation

# Calibrating the Infiniium Oscilloscope and Probe

Required Equipment for Oscilloscope Calibration 127 Internal Calibration 128 Required Equipment for Probe Calibration 131 Probe Calibration 131 Verifying the Probe Calibration 138

This section describes the Agilent Infiniium digital storage oscilloscope calibration procedures.

## **Required Equipment for Oscilloscope Calibration**

g

To calibrate the Infiniium oscilloscope in preparation for running the eMMC automated tests, you need the following equipment:

- Keyboard, qty = 1, (provided with the Agilent Infiniium oscilloscope).
- Mouse, qty = 1, (provided with the Agilent Infiniium oscilloscope).
- Precision 3.5 mm BNC to SMA male adapter, Agilent p/n 54855-67604, qty = 2 (provided with the Agilent Infiniium oscilloscope).
- Calibration cable (provided with the Agilent Infiniium oscilloscope). Use a good quality 50  $\Omega$  BNC cable.





Figure 13 Accessories Provided with the Agilent Infiniium Oscilloscope

## **Internal Calibration**

This will perform an internal diagnostic and calibration cycle for the oscilloscope. For the Agilent oscilloscope, this is referred to as Calibration. This Calibration will take about 20 minutes. Perform the following steps:

- **1** Set up the oscilloscope with the following steps:
  - **a** Connect the keyboard, mouse, and power cord to the rear of the oscilloscope.
  - **b** Plug in the power cord.
  - **c** Turn on the oscilloscope by pressing the power button located on the lower left of the front panel.
  - **d** Allow the oscilloscope to warm up at least 30 minutes prior to starting the calibration procedure in step 3 below.

- **2** Locate and prepare the accessories that will be required for the internal calibration:
  - a Locate the BNC shorting cap.
  - **b** Locate the calibration cable.
  - c Locate the two Agilent precision SMA/BNC adapters.
  - **d** Attach one SMA adapter to the other end of the calibration cable hand tighten snugly.
  - e Attach another SMA adapter to the other end of the calibration cable hand tighten snugly.
- **3** Referring to Figure 14 below, perform the following steps:
  - **a** Click on the Utilities>Calibration menu to open the Calibration dialog box.



Figure 14 Accessing the Calibration Menu

- **4** Referring to Figure 15 below, perform the following steps to start the calibration:
  - **b** Uncheck the Cal Memory Protect checkbox.
  - c Click the Start button to begin the calibration.

| Calibration          |                                                                                                                                                                                                                                                                                                                                                                 |                          |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Aux<br>Probe Comp 💌  | Calibration Status: Calibrated<br>Calibration ∆Temp: -5°C<br>Calibration Date: 31 JUL 2006 11:15:41<br>Time Scale Cal ∆Temp: 0°C<br>Time Scale Cal Date: 21 APR 2006 13:12:33                                                                                                                                                                                   | Close<br>Help <b>\</b> ? |
| 🗷 Cal Memory Protect |                                                                                                                                                                                                                                                                                                                                                                 |                          |
| Start                | Calibration Status         Common       Passed         Channel       Vertical       Trigger         1       Passed       Passed         2       Passed       Passed         3       Passed       Passed         4       Passed       Passed         Aux       Passed       Passed         © Details       Probe calibration is accessed via the Channel Dialogs |                          |

Figure 15 Oscilloscope Calibration Window

**d** During the calibration of channel 1, if you are prompted to perform a Time Scale Calibration, as shown in Figure 16 below.

| Calibration Options                                                                                                               |            |
|-----------------------------------------------------------------------------------------------------------------------------------|------------|
| Standard Calibration                                                                                                              | Std        |
| Standard Calibration + Time Scale Calibration. This requires an accurate 10MHz source.<br>This should be performed once per year. | Std + Time |
| Standard Calibration + Reset Time Scale Calibration to factory settings.                                                          | Std + Dflt |
|                                                                                                                                   | Help       |

Figure 16 Time Scale Calibration Dialog box

- e Click on the Std+Dflt button to continue the calibration, using the Factory default calibration factors.
- f When the calibration procedure is complete, you will be prompted with a Calibration Complete message window. Click the OK button to close this window.
- **g** Confirm that the Vertical and Trigger Calibration Status for all Channels passed.
- h Click the Close button to close the calibration window.
- i The internal calibration is completed.
- j Read NOTE below.

#### NOTE

These steps do not need to be performed every time a test is run. However, if the ambient temperature changes more than 5 degrees Celsius from the calibration temperature, this calibration should be performed again. The delta between the calibration temperature and the present operating temperature is shown in the Utilities>Calibration menu.

## **Required Equipment for Probe Calibration**

Before performing eMMC tests you should calibrate the probes. Calibration of the solder-in probe heads consists of a vertical calibration and a skew calibration. The vertical calibration should be performed before the skew calibration. Both calibrations should be performed for best probe measurement performance.

The calibration procedure requires the following parts.

- BNC (male) to SMA (male) adapter
- Deskew fixture
- 50  $\Omega$  SMA terminator

## **Probe Calibration**

#### **Connecting the Probe for Calibration**

For the following procedure, refer to Figure 17 below.

- **1** Connect the BNC (male) to SMA (male) adapter to the deskew fixture on the connector closest to the yellow pincher.
- **2** Connect the 50  $\Omega$  SMA terminator to the connector farthest from the yellow pincher.

- **3** Connect the BNC side of the deskew fixture to the Aux Out BNC of the Infiniium oscilloscope.
- 4 Connect the probe to an oscilloscope channel.
- **5** To minimize the wear and tear on the probe head, it should be placed on a support to relieve the strain on the probe head cables.
- **6** Push down the back side of the yellow pincher. Insert the probe head resistor lead underneath the center of the yellow pincher and over the center conductor of the deskew fixture. The negative probe head resistor lead or ground lead must be underneath the yellow pincher and over one of the outside copper conductors (ground) of the deskew fixture. Make sure that the probe head is approximately perpendicular to the deskew fixture.
- 7 Release the yellow pincher.



Figure 17 Solder-in Probe Head Calibration Connection Example

## **Verifying the Connection**

- **1** On the Infiniium oscilloscope, press the autoscale button on the front panel.
- 2 Set the volts per division to 100 mV/div.
- **3** Set the horizontal scale to 1.00 ns/div.
- **4** Set the horizontal position to approximately 3 ns. You should see a waveform similar to that in Figure 18 below.



Figure 18 Good Connection Waveform Example

If you see a waveform similar to that of Figure 19 below, then you have a bad connection and should check all of your probe connections.



Figure 19 Bad Connection Waveform Example

## **Running the Probe Calibration and Deskew**

1 On the Infiniium oscilloscope in the Setup menu, select the channel connected to the probe, as shown in Figure 20.



Figure 20 Channel Setup Window

2 In the Channel Setup dialog box, select the Probes... button, as shown in Figure 21.



Figure 21 Channel Dialog Box

3 In the Probe Setup dialog box, select the Calibrate Probe... button.

| Probe Setup                                                                                                                                                                                                                    |                 |          |                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|--------------------------|
| No Probe     2 1131A                                                                                                                                                                                                           | <b>3</b> 1134A  | No Probe |                          |
| Configure Probing System<br>Head Label (Type)<br>Head3 (E2678A:DF Sckt •<br>Add Head Edit Head<br>Delete Head Delete ALL<br>Signal being probed<br>• Single-Ended<br>• Differential<br>Head3<br>Model: E2678A<br>Diff Socketed | Calibrate Probe |          | Close<br>Help <b>N</b> ? |

Figure 22 Probe Setup Window

**4** In the Probe Calibration dialog box, select the Calibrated Atten/Offset radio button.

**5** Select the Start Atten/Offset Calibration... button and follow the on-screen instructions for the vertical calibration procedure.



Figure 23 Probe Calibration Window

- **6** Once the vertical calibration has successfully completed, select the Calibrated Skew... button.
- **7** Select the Start Skew Calibration... button and follow the on-screen instructions for the skew calibration.

At the end of each calibration, the oscilloscope will prompt you if the calibration was or was not successful.

## Verifying the Probe Calibration

If you have successfully calibrated the probe, it is not necessary to perform this verification. However, if you want to verify that the probe was properly calibrated, the following procedure will help you verify the calibration.

The calibration procedure requires the following parts:

- BNC (male) to SMA (male) adapter
- SMA (male) to BNC (female) adapter
- BNC (male) to BNC (male) 12 inch cable such as the Agilent 8120-1838

- Agilent 54855-61620 calibration cable (Infiniium oscilloscopes with bandwidths of 6 GHz and greater only)
- Agilent 54855-67604 precision 3.5 mm adapters (Infiniium oscilloscopes with bandwidths of 6 GHz and greater only)
- Deskew fixture

For the following procedure, refer to Figure 24.

- **1** Connect the BNC (male) to SMA (male) adapter to the deskew fixture on the connector closest to the yellow pincher.
- **2** Connect the SMA (male) to BNC (female) adapter to the connector farthest from the yellow pincher.
- **3** Connect the BNC (male) to BNC (male) cable to the BNC connector on the deskew fixture to one of the unused oscilloscope channels. For Infiniium oscilloscopes with bandwidths of 6 GHz and greater, use the 54855-61620 calibration cable and the two 54855-64604 precision 3.5 mm adapters.
- **4** Connect the BNC side of the deskew fixture to the Aux Out BNC of the Infinitum oscilloscope.
- **5** Connect the probe to an oscilloscope channel.
- 6 To minimize the wear and tear on the probe head, it should be placed on a support to relieve the strain on the probe head cables.
- 7 Push down on the back side of the yellow pincher. Insert the probe head resistor lead underneath the center of the yellow pincher and over the center conductor of the deskew fixture. The negative probe head resistor lead or ground lead must be underneath the yellow pincher and over one of the outside copper conductors (ground) of the deskew fixture. Make sure that the probe head is approximately perpendicular to the deskew fixture.
- 8 Release the yellow pincher.
- 9 On the oscilloscope, press the autoscale button on the front panel.
- **10** Select the Setup menu and choose the channel connected to the BNC cable from the pull-down menu.
- 11 Select the Probes... button.
- 12 Select the Configure Probe System button.
- 13 Select User Defined Probe from the pull-down menu.
- 14 Select the Calibrate Probe... button.
- 15 Select the Calibrated Skew radio button.
- 16 Once the skew calibration is completed, close all dialog boxes.



Figure 24 Probe Calibration Verification Connection Example

- **17** Select the Start Skew Calibration... button and follow the on-screen instructions.
- 18 Set the vertical scale for the displayed channels to 100 mV/div.
- 19 Set the horizontal range to 1.00 ns/div.
- 20 Set the horizontal position to approximately 3 ns.
- **21** Change the vertical position knobs of both channels until the waveforms overlap each other.
- 22 Select the Setup menu and choose Acquisition... from the pull-down menu.
- 23 In the Acquisition Setup dialog box, enable averaging. When you close the dialog box, you should see waveforms similar to that in Figure 25.



Figure 25 Calibration Probe Waveform Example

#### NOTE

Each probe is calibrated with the oscilloscope channel to which it is connected. Do not switch probes between channels or other oscilloscopes, or it will be necessary to calibrate them again. It is recommended that the probes be labeled with the channel on which they were calibrated.

## 9 Calibrating the Infiniium Oscilloscope and Probe





Figure 26 1134A InfiniiMax Probe Amplifier

Agilent recommends 116xA or 113xA probe amplifiers, which range from 3.5 GHz to 12 GHz.

Agilent also recommends the E2677A differential solder-in probe head. Other probe head options include N5381A InfiniiMax II 12 GHz differential solder-in probe head, N5425A InfiniiMax ZIF probe head, and N5426A ZIF Tips.





Figure 27 E2677A / N5381A Differential Solder-in Probe Head

| Probe Head             | Model  | Differential Measurement      | Single-Ended Measurement      |
|------------------------|--------|-------------------------------|-------------------------------|
|                        | Number | (BW, input C, input R)        | (BW, input C, input R)        |
| Differential Solder-in | E2677A | 7 GHz, 0.27 pF, 50 k $\Omega$ | 7 GHz, 0.44 pF, 25 k $\Omega$ |

Used with the 1168A or 1169A probe amplifier, the E2677A differential solder-in probe head provides 10 GHz and 12 GHz bandwidths respectively.