# KEITHLEY

KPCI-3101, -3102, -3103, -3104 Series PCI Bus Data Acquisition Boards User's Manual

#### WARRANTY

#### Hardware

Keithley Instruments, Inc. warrants that, for a period of three (3) years from the date of shipment, the Keithley Hardware product will be free from defects in materials or workmanship. This warranty will be honored provided the defect has not been caused by use of the Keithley Hardware not in accordance with the instructions for the product. This warranty shall be null and void upon: (1) any modification of Keithley Hardware that is made by other than Keithley and not approved in writing by Keithley or (2) operation of the Keithley Hardware outside of the environmental specifications therefore.

Upon receiving notification of a defect in the Keithley Hardware during the warranty period, Keithley will, at its option, either repair or replace such Keithley Hardware. During the first ninety days of the warranty period, Keithley will, at its option, supply the necessary on site labor to return the product to the condition prior to the notification of a defect. Failure to notify Keithley of a defect during the warranty shall relieve Keithley of its obligations and liabilities under this warranty.

#### Other Hardware

The portion of the product that is not manufactured by Keithley (Other Hardware) shall not be covered by this warranty, and Keithley shall have no duty of obligation to enforce any manufacturers' warranties on behalf of the customer. On those other manufacturers' products that Keithley purchases for resale, Keithley shall have no duty of obligation to enforce any manufacturers' warranties on behalf of the customer.

#### Software

Keithley warrants that for a period of one (1) year from date of shipment, the Keithley produced portion of the software or firmware (Keithley Software) will conform in all material respects with the published specifications provided such Keithley Software is used on the product for which it is intended and otherwise in accordance with the instructions therefore. Keithley does not warrant that operation of the Keithley Software will be uninterrupted or error-free and/or that the Keithley Software will be adequate for the customer's intended application and/or use. This warranty shall be null and void upon any modification of the Keithley Software that is made by other than Keithley and not approved in writing by Keithley.

If Keithley receives notification of a Keithley Software nonconformity that is covered by this warranty during the warranty period, Keithley will review the conditions described in such notice. Such notice must state the published specification(s) to which the Keithley Software fails to conform and the manner in which the Keithley Software fails to conform to such published specification(s) with sufficient specificity to permit Keithley to correct such nonconformity. If Keithley determines that the Keithley Software does not conform with the published specifications, Keithley will, at its option, provide either the programming services necessary to correct such nonconformity or develop a program change to bypass such nonconformity in the Keithley Software. Failure to notify Keithley of a nonconformity during the warranty shall relieve Keithley of its obligations and liabilities under this warranty.

#### Other Software

OEM software that is not produced by Keithley (Other Software) shall not be covered by this warranty, and Keithley shall have no duty or obligation to enforce any OEM's warranties on behalf of the customer.

#### Other Items

Keithley warrants the following items for 90 days from the date of shipment: probes, cables, rechargeable batteries, diskettes, and documentation.

#### **Items not Covered under Warranty**

This warranty does not apply to fuses, non-rechargeable batteries, damage from battery leakage, or problems arising from normal wear or failure to follow instructions.

#### **Limitation of Warranty**

This warranty does not apply to defects resulting from product modification made by Purchaser without Keithley's express written consent, or by misuse of any product or part.

#### **Disclaimer of Warranties**

EXCEPT FOR THE EXPRESS WARRANTIES ABOVE KEITHLEY DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, INCLUDING WITHOUT LIMITATION, ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. KEITHLEY DISCLAIMS ALL WARRANTIES WITH RESPECT TO THE OTHER HARDWARE AND OTHER SOFTWARE.

#### Limitation of Liability

KEITHLEY INSTRUMENTS SHALL IN NO EVENT, REGARDLESS OF CAUSE, ASSUME RESPONSIBILITY FOR OR BE LIABLE FOR: (1) ECONOMICAL, INCIDENTAL, CONSEQUENTIAL, INDIRECT, SPECIAL, PUNITIVE OR EXEMPLARY DAMAGES, WHETHER CLAIMED UNDER CONTRACT, TORT OR ANY OTHER LEGAL THEORY, (2) LOSS OF OR DAMAGE TO THE CUSTOMER'S DATA OR PROGRAMMING, OR (3) PENALTIES OR PENALTY CLAUSES OF ANY DESCRIPTION OR INDEMNIFICATION OF THE CUSTOMER OR OTHERS FOR COSTS, DAMAGES, OR EXPENSES RELATED TO THE GOODS OR SERVICES PROVIDED UNDER THIS WARRANTY.

## KEITHLEY

Keithley Instruments, Inc. 28775 Aurora Road • Cleveland, Ohio 44139 • 440-248-0400 • Fax: 440-248-6168

1-888-KEITHLEY (534-8453) • www.keithley.com

Sales Offices: BELGIUM: Bergensesteenweg 709 • B-1600 Sint-Pieters-Leeuw • 02-363 00 40 • Fax: 02/363 00 64

CHINA: Yuan Chen Xin Building, Room 705 • 12 Yumin Road, Dewai, Madian • Beijing 100029 • 8610-6202-2886 • Fax: 8610-6202-2892

 FINLAND:
 Tietäjäntie 2 • 02130 Espoo • Phone: 09-54 75 08 10 • Fax: 09-25 10 51 00

 FRANCE:
 3, allée des Garays • 91127 Palaiseau Cédex • 01-64 53 20 20 • Fax: 01-60 11 77 26

 GERMANY:
 Landsberger Strasse 65 • 82110 Germering • 089/84 93 07-40 • Fax: 089/84 93 07-34

GREAT BRITAIN: Unit 2 Commerce Park, Brunel Road • Theale • Berkshire RG7 4AB • 0118 929 7500 • Fax: 0118 929 7519

INDIA: Flat 2B, Willocrissa • 14, Rest House Crescent • Bangalore 560 001 • 91-80-509-1320/21 • Fax: 91-80-509-1322

ITALY: Viale San Gimignano, 38 • 20146 Milano • 02-48 39 16 01 • Fax: 02-48 30 22 74

JAPAN: New Pier Takeshiba North Tower 13F • 11-1, Kaigan 1-chome • Minato-ku, Tokyo 105-0022 • 81-3-5733-7555 • Fax: 81-3-5733-7556

KOREA: 2FL., URI Building • 2-14 Yangjae-Dong • Seocho-Gu, Seoul 137-888 • 82-2-574-7778 • Fax: 82-2-574-7838

NETHERLANDS: Postbus 559 • 4200 AN Gorinchem • 0183-635333 • Fax: 0183-630821

SWEDEN: c/o Regus Business Centre • Frosundaviks Allé 15, 4tr • 169 70 Solna • 08-509 04 679 • Fax: 08-655 26 10

SWITZERLAND: Kriesbachstrasse 4 • 8600 Dübendorf • 01-821 94 44 • Fax: 01-820 30 81

TAIWAN: 1FL., 85 Po Ai Street • Hsinchu, Taiwan, R.O.C. • 886-3-572-9077 • Fax: 886-3-572-9031

## KPCI-3101, -3102, -3103, -3104 Series PCI Bus Data Acquisition Board User's Manual

DriverLINX, SSTNET, and LabOBJX are registered trademarks and DriverLINX/VB are trademarks of Scientific Software Tools, Inc. Microsoft and Windows are registered trademarks and Visual C++ and Visual Basic are trademarks of Microsoft Corporation.

Borland is a registered trademark and Borland C++, Delphi, and Turbo Pascal are trademarks of Borland International, Inc.

IBM is a registered trademark of International Business Machines Corporation.

Acrobat is a registered trademark of Adobe Systems Incorporated.

All other brand and product names are trademarks or registered trademarks of their respective companies.

Copyright © Keithley Instruments, Inc., 1999.

All rights reserved. Reproduction or adaptation of any part of this documentation beyond that permitted by Section 117 of the 1979 United States Copyright Act without permission of the Copyright owner is unlawful.

©1999, Keithley Instruments, Inc. All rights reserved. Cleveland, Ohio, U.S.A. Third Printing, February 2002 Document Number: 98150 Rev. C

# **Manual Print History**

The print history shown below lists the printing dates of all Revisions and Addenda created for this manual. The Revision Level letter increases alphabetically as the manual undergoes subsequent updates. Addenda, which are released between Revisions, contain important change information that the user should incorporate immediately into the manual. Addenda are numbered sequentially. When a new Revision is created, all Addenda associated with the previous Revision of the manual are incorporated into the new Revision of the manual. Each new Revision includes a revised copy of this print history page.

| Revision A (Document Number 98150 | October 1    | 199 |
|-----------------------------------|--------------|-----|
| Revision B (Document Number 98150 | January 2    | 200 |
| Revision C (Document Number 98150 | ))February 2 | 200 |

# **KEITHLEY** Safety Precautions

The following safety precautions should be observed before using this product and any associated instrumentation. Although some instruments and accessories would normally be used with non-hazardous voltages, there are situations where hazardous conditions may be present.

This product is intended for use by qualified personnel who recognize shock hazards and are familiar with the safety precautions required to avoid possible injury. Read and follow all installation, operation, and maintenance information carefully before using the product. Refer to the manual for complete product specifications.

If the product is used in a manner not specified, the protection provided by the product may be impaired.

The types of product users are:

Responsible body is the individual or group responsible for the use and maintenance of equipment, for ensuring that the equipment is operated within its specifications and operating limits, and for ensuring that operators are adequately trained.

**Operators** use the product for its intended function. They must be trained in electrical safety procedures and proper use of the instrument. They must be protected from electric shock and contact with hazardous live circuits.

Maintenance personnel perform routine procedures on the product to keep it operating properly, for example, setting the line voltage or replacing consumable materials. Maintenance procedures are described in the manual. The procedures explicitly state if the operator may perform them. Otherwise, they should be performed only by service personnel.

**Service personnel** are trained to work on live circuits, and perform safe installations and repairs of products. Only properly trained service personnel may perform installation and service procedures.

Keithley products are designed for use with electrical signals that are rated Installation Category I and Installation Category II, as described in the International Electrotechnical Commission (IEC) Standard IEC 60664. Most measurement, control, and data I/O signals are Installation Category I and must not be directly connected to mains voltage or to voltage sources with high transient over-voltages. Installation Category II connections require protection for high transient over-voltages often associated with local AC mains connections. Assume all measurement, control, and data I/O connections are for connection to Category I sources unless otherwise marked or described in the Manual.

Exercise extreme caution when a shock hazard is present. Lethal voltage may be present on cable connector jacks or test fixtures. The American National Standards Institute (ANSI) states that a shock hazard exists when voltage levels greater than 30V RMS, 42.4V peak, or 60VDC are present. A good safety practice is to expect that hazardous voltage is present in any unknown circuit before measuring.

Operators of this product must be protected from electric shock at all times. The responsible body must ensure that operators are prevented access and/or insulated from every connection point. In some cases, connections must be exposed to potential human contact. Product operators in these circumstances must be trained to protect themselves from the risk of electric shock. If the circuit is capable of operating at or above 1000 volts, no conductive part of the circuit may be exposed.

Do not connect switching cards directly to unlimited power circuits. They are intended to be used with impedance limited sources. NEVER connect switching cards directly to AC mains. When connecting sources to switching cards, install protective devices to limit fault current and voltage to the card.

Before operating an instrument, make sure the line cord is connected to a properly grounded power receptacle. Inspect the connecting cables, test leads, and jumpers for possible wear, cracks, or breaks before each use.

When installing equipment where access to the main power cord is restricted, such as rack mounting, a separate main input power disconnect device must be provided, in close proximity to the equipment and within easy reach of the operator.

For maximum safety, do not touch the product, test cables, or any other instruments while power is applied to the circuit under test. ALWAYS remove power from the entire test system and discharge any capacitors before: connecting or disconnecting cables or jumpers, installing or removing switching cards, or making internal changes, such as installing or removing jumpers.

Do not touch any object that could provide a current path to the common side of the circuit under test or power line (earth) ground. Always make measurements with dry hands while standing on a dry, insulated surface capable of withstanding the voltage being measured.

The instrument and accessories must be used in accordance with its specifications and operating instructions or the safety of the equipment may be impaired.

Do not exceed the maximum signal levels of the instruments and accessories, as defined in the specifications and operating information, and as shown on the instrument or test fixture panels, or switching card.

When fuses are used in a product, replace with same type and rating for continued protection against fire hazard.

Chassis connections must only be used as shield connections for measuring circuits, NOT as safety earth ground connections.

If you are using a test fixture, keep the lid closed while power is applied to the device under test. Safe operation requires the use of a lid interlock.

If  $\stackrel{\frown}{=}$  or  $\stackrel{\frown}{m}$  is present, connect it to safety earth ground using the wire recommended in the user documentation.

The symbol on an instrument indicates that the user should refer to the operating instructions located in the manual.

The symbol on an instrument shows that it can source or measure 1000 volts or more, including the combined effect of normal and common mode voltages. Use standard safety precautions to avoid personal contact with these voltages.

The **WARNING** heading in a manual explains dangers that might result in personal injury or death. Always read the associated information very carefully before performing the indicated procedure.

The CAUTION heading in a manual explains hazards that could damage the instrument. Such damage may invalidate the warranty.

Instrumentation and accessories shall not be connected to humans.

Before performing any maintenance, disconnect the line cord and all test cables.

To maintain protection from electric shock and fire, replacement components in mains circuits, including the power transformer, test leads, and input jacks, must be purchased from Keithley Instruments. Standard fuses, with applicable national safety approvals, may be used if the rating and type are the same. Other components that are not safety related may be purchased from other suppliers as long as they are equivalent to the original component. (Note that selected parts should be purchased only through Keithley Instruments to maintain accuracy and functionality of the product.) If you are unsure about the applicability of a replacement component, call a Keithley Instruments office for information.

To clean an instrument, use a damp cloth or mild, water based cleaner. Clean the exterior of the instrument only. Do not apply cleaner directly to the instrument or allow liquids to enter or spill on the instrument. Products that consist of a circuit board with no case or chassis (e.g., data acquisition board for installation into a computer) should never require cleaning if handled according to instructions. If the board becomes contaminated and operation is affected, the board should be returned to the factory for proper cleaning/servicing.

# **Table of Contents**

| Overview                                            |     |
|-----------------------------------------------------|-----|
| Features                                            | 1-2 |
| DriverLINX software                                 | 1-3 |
| Viewing the KPCI-3101–4 series documentation online | 1-4 |
| System requirements                                 | 1-5 |
| Software                                            | 1-5 |
| Accessories                                         | 1-6 |
| Principles of Operation                             |     |
| Analog input features                               | 2-2 |
| Input resolution                                    |     |
| Analog input channels                               | 2-3 |
| Input ranges and gains                              |     |
| A/D sample clock sources                            |     |
| Analog input conversion modes                       |     |
| Triggers                                            |     |
| Data format                                         |     |
| Data transfer                                       |     |
| Error conditions                                    |     |
| Analog output features                              |     |
| Output resolution                                   |     |
| Analog output channels                              |     |
| Output ranges and gains                             |     |
| Analog output conversion modes                      |     |
| Data format                                         |     |
| Digital I/O features                                |     |
| Digital I/O lines                                   |     |
| Combining or splitting logical channels             |     |
| Using single value and continuous digital input     |     |
| Counter/Timer features                              |     |
| Counter/Timer channels                              |     |
| C/T Clock sources                                   |     |
| Gate types                                          |     |
| Pulse outputs                                       |     |
| Counter/Timer operation modes                       |     |
|                                                     |     |

# 3 Installation and Configuration

| <u> </u>                                                                                                                                                                                         |                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Software options                                                                                                                                                                                 |                     |
|                                                                                                                                                                                                  | 3-2                 |
| e                                                                                                                                                                                                |                     |
| • 11                                                                                                                                                                                             |                     |
| •                                                                                                                                                                                                |                     |
|                                                                                                                                                                                                  | 3                   |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  | he computer         |
|                                                                                                                                                                                                  | 3-2                 |
| <u> </u>                                                                                                                                                                                         | NX installations    |
| •                                                                                                                                                                                                |                     |
| <u> </u>                                                                                                                                                                                         |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
| Connecting digital I/O signals                                                                                                                                                                   |                     |
| Connecting counter/timer signals                                                                                                                                                                 |                     |
| Attaching the STP-68 screw terminal panel                                                                                                                                                        |                     |
|                                                                                                                                                                                                  |                     |
|                                                                                                                                                                                                  |                     |
| Calibration                                                                                                                                                                                      |                     |
| Calibration                                                                                                                                                                                      |                     |
|                                                                                                                                                                                                  | 5                   |
| Introduction                                                                                                                                                                                     |                     |
| Introduction                                                                                                                                                                                     |                     |
| Introduction                                                                                                                                                                                     | 5-2                 |
| Introduction                                                                                                                                                                                     |                     |
| Introduction  Objectives  Calibration summary  Equipment.  Calibration procedure  Preparing for the calibrations  Calibrating the analog inputs  Calibrating the analog outputs  Troubleshooting |                     |
| Introduction                                                                                                                                                                                     |                     |
| Introduction                                                                                                                                                                                     | 5                   |
| Introduction                                                                                                                                                                                     | 5                   |
| Introduction                                                                                                                                                                                     | 5 5 5 5 5 5 5 6 6 6 |
| Introduction                                                                                                                                                                                     | 5 5 5 5 5 5 5 5 6 6 |
| Introduction                                                                                                                                                                                     | 5 5 5 5 5 5 5 6 6 6 |
| Introduction                                                                                                                                                                                     | 5 5 5 5 5 5 6 6 6 6 |
| Introduction                                                                                                                                                                                     | 5 5 5 5 5 5 5 6 6 6 |

| \ | Specifications                                               |      |
|---|--------------------------------------------------------------|------|
|   | Specifications                                               |      |
| 3 | Connector Pin Assignments                                    |      |
|   | Systematic Problem Isolation                                 |      |
|   | Problem isolation Scheme A: basic system                     | C-3  |
|   | Problem isolation Scheme B: installation                     |      |
|   | Problem isolation Scheme C: application software             | C-10 |
|   | Problem isolation Scheme D: expansion slot connectors        | C-12 |
|   | Problem isolation Scheme E: user wiring                      | C-13 |
|   | Problem isolation Scheme F: the board                        | C-13 |
|   | Problem isolation Scheme G: verification of problem solution | C-13 |
|   | Specified hardware I/O tests                                 | C-14 |
|   | Analog input hardware test                                   | C-14 |
|   | Analog output hardware test                                  |      |
|   | General-purpose digital I/O hardware test                    | C-20 |
|   | Specified software I/O tests                                 |      |
|   | Analog input software test                                   |      |
|   | Analog output software test                                  |      |
|   | General-purpose digital I/O software test                    | C-25 |

# **List of Illustrations**

| Principles of Operation                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Block diagram of the KPCI-3101–4 series boards                                                   | 2-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Continuous pre-trigger mode with triggered scan                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Continuous about-trigger mode                                                                    | 2-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Continuous about-trigger mode with triggered scan                                                | 2-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Counter/Timer channel                                                                            | 2-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of a Low-to-High pulse output type                                                       | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Connecting event counting signals (shown for clock input 0 and external gate 0)                  | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of event counting                                                                        | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Connecting frequency measurement signals without an external gate input (shown for clock input 0 | 0) 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Connecting frequency measurement signals (shown for clock input 0 and external gate 0)           | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of frequency measurement                                                                 | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Connecting rate generation sIgnals (shown for counter 0; a software gate is used)                | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of rate generation mode with a 75% duty cycle                                            | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of rate generation mode with a 25% duty cycle                                            | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Connecting one-shot signals (shown for counter output 0 and gate 0)                              | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of one-shot mode using a 99.99% duty cycle                                               | 2-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of one-shot mode using a 50% duty cycle                                                  | 2-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of repetitive one-shot mode using a 99.99% duty cycle                                    | 2-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Example of repetitive one-shot mode using a 50% duty cycle                                       | 2-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                  | Block diagram of the KPCI-3101—4 series boards  Continuous post-trigger mode without triggered scan  Continuous post-trigger mode with triggered scan  Continuous pre-trigger mode  Continuous pre-trigger mode with triggered scan  Continuous about-trigger mode  Continuous about-trigger mode with triggered scan  Continuous about-trigger mode with triggered scan  Continuous about-trigger mode with triggered scan  Connect/Timer channel  Example of a Low-to-High pulse output type  Connecting event counting signals (shown for clock input 0 and external gate 0)  Example of event counting  Connecting frequency measurement signals without an external gate input (shown for clock input 0 connecting frequency measurement signals (shown for clock input 0 and external gate 0)  Example of frequency measurement  Connecting rate generation sIgnals (shown for counter 0; a software gate is used)  Example of rate generation mode with a 75% duty cycle  Example of rate generation mode with a 25% duty cycle  Connecting one-shot signals (shown for counter output 0 and gate 0)  Example of one-shot mode using a 99.99% duty cycle  Example of one-shot mode using a 50% duty cycle  Example of repetitive one-shot mode using a 99.99% duty cycle |

# 3 Installation and Configuration

| Figure 3-1  | Inserting the KPCI-3101–4 series board in the computer                                            | 3-6  |
|-------------|---------------------------------------------------------------------------------------------------|------|
| Figure 3-2  | Attaching the STA-300 screw terminal panel to a KPCI-3101–4 series board                          |      |
| Figure 3-3  | Layout of the STA-300 screw terminal panel                                                        |      |
| Figure 3-4  | Removal of jumper W1 for remote ground sensing                                                    |      |
| Figure 3-5  | Connecting single-ended voltage inputs (shown for channels 0, 1, and 8)                           | 3-16 |
| Figure 3-6  | Connecting pseudo-differential voltage inputs (shown for channels 0, 1, and 8)                    |      |
| Figure 3-7  | Connecting differential voltage inputs (shown for channel 0)                                      |      |
| Figure 3-8  | Connecting differential voltage inputs from a grounded signal source (shown for channel 0)        | 3-19 |
| Figure 3-9  | Connecting current inputs (shown for channel 0)                                                   | 3-19 |
| Figure 3-10 | Connecting analog output voltages using an external +10V reference (shown for channel 0)          | 3-20 |
| Figure 3-11 | Connecting analog output voltages using the board's internal +10V reference (shown for channel 0) | 3-20 |
| Figure 3-12 | Connecting digital inputs (shown for channels 0 and 1, port A)                                    | 3-21 |
| Figure 3-13 | Connecting digital outputs (shown for channel 0, port B)                                          | 3-21 |
| Figure 3-14 | Connecting event counting signals (shown for clock input 0 and external gate 0)                   | 3-22 |
| Figure 3-15 | Connecting event counting signals without an external gate input (shown for clock input 0)        | 3-23 |
| Figure 3-16 | Cascading counters (shown for event counting using counters 0 and 1 and external gate 0)          | 3-23 |
| Figure 3-17 | Connecting frequency measurement signals (shown for clock input 0 and external gate 0)            | 3-24 |
| Figure 3-18 | Connecting pulse output signals (shown for counter output 0 and gate 0)                           | 3-24 |
| Figure 3-19 | Cascading counters (shown for rate generation using counters 0 and 1 and external gate 0)         | 3-25 |
| Figure 3-20 | Cascading counters (shown for one-shot using counters 0 and 1 and external gate 1)                | 3-25 |
|             |                                                                                                   |      |

# **List of Tables**

| 1                      | Overview                                                                |      |
|------------------------|-------------------------------------------------------------------------|------|
| Table 1-1<br>Table 1-2 | Differences among KPCI-3101–4 Series boards                             |      |
| 2                      | Principles of Operation                                                 |      |
| Table 2-1              | Supported analog input resolutions                                      | 2-3  |
| Table 2-2              | Gains and effective ranges                                              |      |
| Table 2-3              | Maximum frequency supported                                             |      |
| Table 2-4              | Maximum retrigger frequency                                             |      |
| Table 2-5              | Supported analog output resolutions                                     |      |
| Table 2-6              | Extended channel addressing of digital I/O channels using DriverLINX    | 2-18 |
| 3                      | Installation and Configuration                                          |      |
| Table 3-1              | Analog input screw terminal assignments on the STA-300                  | 3-12 |
| Table 3-2              | Analog output and power screw terminal assignments on the STA-300       |      |
| Table 3-3              | Counter/Timer and digital I/O screw terminal assignments on the STA-300 |      |
| Table 3-4              | Pin Assignment for Connector J2 on the STA-300                          |      |
| 6                      | Troubleshooting                                                         |      |
| Table 6-1              | Troubleshooting problems                                                | 6-4  |
| A                      | Specifications                                                          |      |
| Table A-1              | A/D subsystem specifications                                            | A-2  |
| Table A-2              | D/A subsystem specifications                                            | A-4  |
| Table A-3              | DIN/DOUT subsystem specifications                                       | A-5  |
| Table A-4              | C/T subsystem specifications                                            | A-6  |
| Table A-5              | Power, physical, and environmental specifications                       |      |
| Table A-6              | Connector specifications                                                |      |
| Table A-7              | STA-300 specifications                                                  |      |
| Table A-8              | CAB-305 cable specifications                                            |      |
| Table A-9              | KPCI-3101–4 series supported options                                    | A-9  |

| В            | Connector Pin Assignments                                                                                                       |      |
|--------------|---------------------------------------------------------------------------------------------------------------------------------|------|
| Table B-1    | Pin assignments for connector J1 on the KPCI-3101–4 series boards                                                               | В-2  |
| Table B-2    | Pin assignments for connector J1 on the STA-300                                                                                 | В-3  |
| Table B-3    | Pin assignments for connector J2 on the STA-300                                                                                 | В-4  |
| C            | Systematic Problem Isolation                                                                                                    |      |
| Table C-1    | Wiring for analog input hardware test using an STA-300 screw terminal accessory connected                                       | 0.15 |
| T. 1.1. G. 2 | to the Analog I/O connections                                                                                                   | C-15 |
| Table C-2    | Terminals on STA-300 screw terminal accessory to which DVM/DMM will be connected during analog output hardware test             | C-17 |
| Table C-3    | Test connections and correct readings for zero-voltage analog output, using an STA-300 screw terminal accessory connected to J1 | C 10 |
| Table C-4    | Test connections and correct readings for mid-range analog output, using an STA-300 screw                                       | C-19 |
| Table C-4    | terminal accessory connected to the upper "Analog" I/O connector                                                                | C 10 |
| Table C-5    | Wiring for analog input hardware test using an STA-300 screw terminal accessory connected                                       | C-19 |
| Table C-3    | to the Analog I/O connections                                                                                                   | C-21 |
| Table C-6    | Terminals on STA-300 screw terminal accessory to which DVM/DMM will be connected                                                | C-21 |
| Tuble C 0    | during analog output hardware test                                                                                              | C-23 |
| Table C-7    | Test connections and correct readings for zero-voltage analog output, using an STA-300 screw                                    | 0 25 |
| 14010 0 ,    | terminal accessory connected to J1                                                                                              | C-24 |
| Table C-8    | Test connections and correct readings for mid-range analog output, using an STA-300 screw                                       |      |
|              | terminal accessory connected to the KPCI-3101–4 board                                                                           | C-24 |
|              |                                                                                                                                 |      |

# 1 Overview

#### **Features**

The KPCI-3101–4 Series is a family of low-cost, multifunction data acquisition boards for the PCI bus. The KPCI-3101–4 Series consists of the following boards: KPCI-3101, KPCI-3102, KPCI-3103, and KPCI-3104. These board types differ in analog I/O resolution, analog input sample frequency, analog input ranges, and the number of analog output channels, as shown in Table 1-1.

Table 1-1

Differences among KPCI-3101-4 Series boards

| Board Type | Analog I/O<br>Resolution | Analog Input<br>Sample Frequency | Analog Input<br>Ranges <sup>1</sup> | Analog Output<br>Channels |
|------------|--------------------------|----------------------------------|-------------------------------------|---------------------------|
| KPCI-3101  | 12 bit                   | 225kHz                           | ±10V, 0 to 10V                      | 0                         |
| KPCI-3102  | 12 bit                   | 225kHz                           | ±10V, 0 to 10V                      | 2                         |
| KPCI-3103  | 12 bit                   | 400kHz                           | ±10V, 0 to 10V                      | 0                         |
| KPCI-3104  | 12 bit                   | 400kHz                           | ±10V, 0 to 10V                      | 2                         |

<sup>&</sup>lt;sup>1</sup> Assumes a gain of 1. Using these ranges with gains of 2, 4, or 8 yields a number of effective input ranges; refer to page 2-4 for more information.

All KPCI-3101-4 Series boards share the following major features:

- PCI bus mastering capability for analog inputs
- 16 single-ended or pseudo-differential analog input channels, or 8 differential analog input channels (for information on pseudo-differential analog input channels, see "Connecting pseudo-differential voltage inputs" in Section 3)
- Signal conditioning through connections to 5B Series backplanes
- Input gains of 1, 2, 4, and 8
- Continuously-paced and triggered scan capability
- A 1024-location channel-gain list that supports sampling analog input channels at the same or different gains in sequential or random order
- Up to 256 scans per trigger for a total of 262,144 samples per trigger in triggered scan mode
- Internal and external clock sources for the analog input subsystem
- Digital TTL triggering for the analog input subsystem
- Software calibration of the analog I/O circuitry
- Two 8-bit digital ports programmable as inputs or outputs on a per-port basis; digital input lines from these lines can be included as part of the analog input channel-gain list to correlate the timing of analog and digital events; digital outputs can drive external solid-state relays
- One 7-bit digital I/O port programmable as a general-purpose (non-clocked) input or output port
- Four user counter/timers programmable for event counting, frequency measurement, rate generation (continuous pulse output), one-shot pulse output, and repetitive one-shot pulse output
- Programmable gate types
- Programmable pulse output polarities (output types) and duty cycles

For a discussion of these features in detail, refer to Section 2.

#### **DriverLINX software**

The following software is available for use with the KPCI-3101–4 Series board:

- **KPCI-3101–4 Series standard software package** Shipped with KPCI-3101–4 Series boards. Includes DriverLINX for Microsoft Windows and function libraries for writing application programs under Windows in a high-level language such as C/C++, Visual Basic, Delphi, and Test Point; LabVIEW support files; utility programs; and language-specific example programs.
- **DriverLINX** the high-performance real-time data-acquisition device drivers for Windows application development includes:
  - DriverLINX API DLLs and drivers supporting the KPCI-3101—4 Series hardware
  - Analog I/O Test Panel a DriverLINX program that verifies the installation and operation of your KPCI-3101–4 Series board and demonstrates several virtual bench-top instruments
  - Learn DriverLINX an interactive learning and demonstration program for DriverLINX that includes a Digital Storage Oscilloscope
  - Source Code for the sample programs
  - DriverLINX Application Programming Interface files for the KPCI-3101–4 Series interfaces
  - DriverLINX Calibration Utility used to calibrate the ADC and DAC functions of the KPCI-3101–4 Series board
  - DriverLINX On-line Help System provides immediate help as you operate Driver-LINX
  - Supplemental Documentation on DriverLINX installation and configuration; analog and digital I/O programming; counter/timer programming; technical reference; and information specific to the KPCI-3101–4 Series hardware.

## Viewing the KPCI-3101-4 series documentation online

The *DriverLINX Manuals* and this manual have been provided in electronic form (in PDF file format) on the KPCI-3101–4 Series CD-ROM. To view these documents, you need to install Rev 3.01 or later of Adobe Acrobat Reader on your hard drive (refer to DriverLINX for installation instructions).

View the KPCI-3101–4 Series documentation by clicking the manual title.

Here are a few helpful hints about using Adobe Acrobat Reader:

- To navigate to a specific section of the document, click a heading from the table of contents on the left side of the document.
- Within the document, click the text shown in blue to jump to the appropriate reference (the pointer changes from a hand to an index finger).
- To go back to the page from which the jump was made, click the right mouse button and Go Back, or from the main menu, click View, then Go Back.
- To print the document, from the main menu, click **File**, then **Print**.
- To increase or decrease the size of the displayed document, from the main menu, click **View**, then **Zoom**.
- By default, text and monochrome images are smoothed in Acrobat Reader, resulting in blurry images. If you wish, you can turn smoothing off by clicking File, then Preferences/ General, and unchecking Smooth Text and Monochrome Images.

## **System requirements**

The system capabilities required to run the KPCI-3101–4 Series board, and to use the Driver-LINX software supplied with the board, are listed in Table 1-2.

Table 1-2 **System requirements** 

| CPU Type         | Pentium or higher processor on motherboard with PCI bus version 2.1                                                               |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Operating system | Windows 95 or 98                                                                                                                  |  |
|                  | Windows NT version 4.0 or higher                                                                                                  |  |
| Memory           | 16 MB or greater RAM when running Windows 95 or 98                                                                                |  |
|                  | 32 MB or greater RAM when running Windows NT                                                                                      |  |
| Hard disk space  | 4 MB for minimum installation                                                                                                     |  |
|                  | 50 MB for maximum installation                                                                                                    |  |
| Other            | A CD-ROM drive*                                                                                                                   |  |
|                  | A free PCI-bus expansion slot capable of bus mastering                                                                            |  |
|                  | Enough reserve computer power supply capacity to power the KPCI-3101–4 Series board, which draws 0.9A at 5VDC and 48mA at +12VDC. |  |
|                  | A VGA, or compatible, display (640 x 480 or higher, 256 colors recommended)                                                       |  |

<sup>\*</sup>Any CD-ROM drive that came installed with the required computer should be satisfactory. However, if you have post-installed an older CD-ROM drive or arrived at your present system by updating the microprocessor or replacing the motherboard, some early CD-ROM drives may not support the long file names often used in 32 bit Windows files.

#### **Software**

The user can select a fully integrated data acquisition software package such as TestPoint or LabVIEW or write a custom program supported by DriverLINX.

DriverLINX is the basic Application Programming Interface (API) for the KPCI-3101–4 Series boards:

- It supports programmers who wish to create custom applications using Visual C/C++, Visual Basic, or Delphi.
- It accomplishes foreground and background tasks to perform data acquisition.
- It is the needed interface between TestPoint and LabVIEW and a KPCI-3101-4 Series board.

DriverLINX software and user's documentation on a CD-ROM are included with your board.

TestPoint is an optional, fully featured, integrated application package with a graphical dragand-drop interface which can be used to create data acquisition applications without programming.

LabVIEW is an optional, fully featured graphical programming language used to create virtual instrumentation.

Refer to Section 3, "Installation and Configuration" for more information about DriverLINX, TestPoint, and LabView.

#### **Accessories**

The following optional accessories are available for the KPCI-3101–4 Series board:

- STA-300 screw terminal panel Screw terminal panel with two connectors. The STP-300 includes features such as jumpers for selecting AMP LO connections for use with "pseudodifferential" input; convenient locations for addition of bias return resisters for use when measuring floating inputs in differential mode; convenient locations for current sense shunt resistors for sensing current loops. Connector J1 accommodates the analog and digital I/O signals from the KPCI-3101-4 Series board, and connector J2 allows you to connect 5B signal conditioning backplanes. In addition, the STA-300, in conjunction with the CAB-305 cable, is the configuration in which KPCI-3101–4 was tested for CE emissions.
- STP-68 screw terminal panel Screw terminal panel with one connector. The 68-pin connector accommodates the analog and digital I/O signals from the KPCI-3101-4 Series board. The screw terminals are wired so that when connected using a CAB-305 cable, the terminal number corresponds to a terminal number on the attached plug-in board. The STP-68 is not shielded and was not used in CE emission testing.
- CAB-305 cable A 2-meter, twisted pair, shielded cable that connects the 68-pin connector (J1) on the KPCI-3101–4 Series board to the J1 connector on the STA-300 screw terminal panel or to the 68-pin connector on the STP-68 screw terminal panel.

# 2 Principles of Operation

This section describes the analog input, analog output, digital I/O, and counter/timer features of the KPCI-3101–4 Series board. To frame the discussions, refer to the block diagram shown in Figure 2-1. Note that bold entries indicate signals you can access.

Figure 2-1

Block diagram of the KPCI-3101-4 series boards



# **Analog input features**

This section describes the features of the analog input (A/D) subsystem, including the following:

- Input resolution
- Analog input channels
- Input ranges and gains
- A/D sample clock sources
- Analog input conversion modes
- Trigger sources and trigger acquisition modes
- Data formats and transfer
- Error conditions

#### Input resolution

Table 2-1 lists the input resolutions supported by the KPCI-3101–4 Series boards. The resolution is fixed for each board type; therefore, it cannot be programmed in software.

Table 2-1 **Supported analog input resolutions** 

| Board Type | Supported Resolution |
|------------|----------------------|
| KPCI-3101  | 12 bits              |
| KPCI-3102  | 12 bits              |
| KPCI-3103  | 12 bits              |
| KPCI-3104  | 12 bits              |

#### **Analog input channels**

The KPCI-3101–4 Series board supports 16 single-ended or pseudo-differential analog input channels, or 8 differential analog input channels on board. Refer to Section 3, "Wiring signals" for a description of how to wire these signals. You configure the channel type through Driver-LINX software.

NOTE

For pseudo-differential inputs, specify single-ended in software; in this case, how you wire these signals determines the configuration. Choose this configuration when noise or common-mode voltage (the difference between the ground potentials of the signal source and the ground of the STA-300 screw terminal panel or between the grounds of other signals) exists and the differential configuration is not suitable for your application. This option provides less noise rejection than the differential configuration; however, all 16 analog input channels are available.

The KPCI-3101–4 Series board can acquire data from a single analog input channel or from a group of analog input channels. Onboard channels are numbered 0 to 15 for single-ended and pseudo-differential inputs or 0 to 7 for differential inputs. The following subsections describe how to specify the channels.

#### Specifying a single channel

The simplest way to acquire data from a single channel is to specify the channel for a single value analog input operation using software; refer to page 2-7 for more information on single value operations.

You can also specify a single channel using the analog input channel list, described in the next section.

#### Specifying one or more channels

On the KPCI-3101–4 Series board, you can read data from one or more analog input channels using an analog input channel list. You can group the channels in the list sequentially (either starting with 0 or with any other analog input channel) or randomly. You can also specify a single channel or the same channel more than once in the list.

Using DriverLINX software, specify the channels in the order you want to sample them. The analog input channel list corresponds to the Channel-Gain List FIFO (first-in, first-out buffer) on the board. You can enter up to 1,024 entries in the channel list. The channels are read in order (using continuous paced mode or triggered scan mode) from the first entry to the last entry in the channel list. You can read the channels in the channel list up to 256 times per trigger (for a total of 262,144 samples per trigger) using triggered scan mode. Refer to page 2-7 for more information on the supported conversion modes.

#### Specifying digital input lines in the analog input channel list

In addition to the analog input channels, the KPCI-3101–4 Series board allows you to read 16 digital I/O lines (Port A, lines 0 to 7 and Port B, lines 0 to 7) using the analog input channel list. This feature is particularly useful when you want to correlate the timing of analog and digital events.

To read these 16 digital I/O lines, specify channel 0 in the DriverLINX analog input channel list with a special gain modifier. Refer to the *DriverLINX Analog I/O Programming Guide*, provided with DriverLINX.

**NOTE** 

If channel 0 is programmed with digital capabilities and is the only channel in the channel-gain list, the board can read this channel at a rate of 3MSamples/s. Refer to the DriverLINX Analog I/O Programming Guide, provided with DriverLINX.

The digital channel is treated like any other channel in the analog input channel list; therefore, all the clocking, triggering, and conversion modes supported for analog input channels are supported for these digital I/O lines, if you specify them in this manner.

#### Input ranges and gains

Each channel on the KPCI-3101, KPCI-3102, KPCI-3103, and KPCI-3104 board can measure unipolar and bipolar analog input signals. A unipolar signal is always positive (0 to 10V on a KPCI-3101–4 Series board), while a bipolar signal extends between the negative and positive peak values (±10V on a KPCI-3101–4 Series board).

Through software, specify the range as 0 to 10V for unipolar signals or -10V to +10V for bipolar signals. Note that you specify the range for the entire analog input subsystem, not the range per channel.

KPCI-3101–4 Series boards provide gains of 1, 2, 4, and 8, which are programmable per channel. Table 2-2 lists the effective ranges supported by the KPCI-3101–4 Series board using these gains.

Table 2-2 **Gains and effective ranges** 

| Gain | Unipolar Analog<br>Input Range | Bipolar Analog<br>Input Range |
|------|--------------------------------|-------------------------------|
| 1    | 0 to 10 V                      | ±10V                          |
| 2    | 0 to 5 V                       | ±5V                           |
| 4    | 0 to 2.5 V                     | ±2.5V                         |
| 8    | 0 to 1.25 V                    | ±1.25V                        |

For each channel, choose the gain that has the smallest effective range that includes the signal you want to measure. For example, if the range of your analog input signal is  $\pm 1.5$  V, specify a range of -10 V to +10 V for the board and use a gain of 4 for the channel; the effective input range for this channel is then  $\pm 2.5$  V, which provides the best sampling accuracy for that channel.

The way you specify gain depends on how you specified the channels, as described in the following subsections.

#### Specifying the gain for a single channel

The simplest way to specify the gain for a single channel is to specify the gain for a single value analog input operation using software; refer to page 2-7 for more information on single value operations.

You can also specify the gain for a single channel using an analog input gain list, described in the next section.

#### Specifying the gain for one or more channels

For KPCI-3101—4 Series boards, you can specify the gain for one or more analog input channels using an analog input gain list. Using software, set up the gain list by specifying the gain for each entry in the channel list. The gain list parallels the channel list. (The two lists together are often referred to as the channel-gain list.)

For example, assume the analog input channel list contains three entries: channels 5, 6, and 7; the gain list might look like this: 2, 4, 1, where a gain of 2 corresponds to channel 5, a gain of 4 corresponds to channel 6, and a gain of 1 corresponds to channel 7.

NOTE For analog input channel 0 programmed with digital capabilities (the 16 digital I/O lines). Refer to the DriverLINX Analog I/O Programming Guide, provided with DriverLINX.

#### A/D sample clock sources

The KPCI-3101–4 Series board provides two clock sources for pacing analog input operations in continuous mode:

- An internal A/D sample clock that uses the 24-bit A/D Counter on the board; and
- An external A/D sample clock that you can connect to the screw terminal panel.

You use an A/D sample clock to pace the acquisition of each channel in the channel-gain list; this clock is also called the A/D pacer clock.

#### **NOTE**

If you specify Digital Capabilities for channel 0, the A/D sample clock (internal or external) also paces the acquisition of the 16 digital input lines. Refer to the DriverLINX Analog I/O Programming Guide, provided with DriverLINX.

The following subsections describe the internal and external A/D sample clocks in more detail.

#### Internal A/D sample clock

The internal A/D sample clock uses a 20 MHz time base. Conversions start on the falling edge of the counter output; the output pulse is active low.

Using software, specify the clock source as internal and the clock frequency at which to pace the operation. The minimum frequency supported is 1.2Hz (1.2 Samples/s); the maximum frequency supported differs depending on the board type, as shown in Table 2-3.

Table 2-3

Maximum frequency supported

| <b>Board Type</b> | Maximum Frequency |
|-------------------|-------------------|
| KPCI-3101         | 225kHz            |
| KPCI-3102         | 225kHz            |
| KPCI-3103         | 400kHz            |
| KPCI-3104         | 400kHz            |

According to sampling theory (Nyquist Theorem), specify a frequency that is at least twice as fast as the input's highest frequency component. For example, to accurately sample a 20kHz signal, specify a sampling frequency of at least 40kHz. Doing so avoids an error condition called *aliasing*, in which high frequency input components erroneously appear as lower frequencies after sampling.

#### **NOTE**

If input channel 0 is programmed for Digital Capabilities, and is the only channel programmed, the maximum frequency is 3MHz (3MSamples/s). Refer to the DriverLINX Analog I/O Programming Guide, provided with DriverLINX.

#### External A/D sample clock

The external A/D sample clock is useful when you want to pace acquisitions at rates not available with the internal A/D sample clock or when you want to pace at uneven intervals.

Connect an external A/D sample clock to screw terminal TB48 on the STA-300 screw terminal panel (pin 22 on connector J1). Conversions start on the falling edge of the external A/D sample clock input signal.

Using software, specify the clock source as external. (Refer to the DriverLINX *Analog I/O Programming Guide* provided with DriverLINX.) For the KPCI-3101–4 Series board, the clock frequency is always equal to the frequency of the external A/D sample clock input signal that you connect to the board through the screw terminal panel.

#### **Analog input conversion modes**

KPCI-3101–4 Series boards support the following conversion modes:

- Single value operations are the simplest to use but offer the least flexibility and efficiency. Using software, you can specify the range, gain, and analog input channel (among other parameters); acquire the data from that channel; and convert the result. The data is returned immediately. For a single value operation, you cannot specify a clock source, trigger source, trigger acquisition mode, scan mode, or buffer.
  - Single value operations stop automatically when finished; you cannot stop a single value operation.
- Scan mode takes full advantage of the capabilities of the KPCI-3101–4 Series boards. In a scan, you can specify a channel-gain list, clock source, trigger source, trigger acquisition mode, scan mode, buffer, and buffer wrap mode using software. Two scan modes are supported: continuously-paced scan mode and triggered scan mode. These modes are described in the following subsections.
  - Using DriverLINX software, you can stop a scan when the hardware fills the host buffer you specified or when your application issues a stop command.

#### **Continuously-Paced scan mode**

Use continuously-paced scan mode if you want to accurately control the period between conversions of individual channels in a scan.

When it detects an initial trigger, the board cycles through the channel-gain list, acquiring and converting the value for each entry in the channel list (this process is defined as the scan). The board then wraps to the start of the channel-gain list and repeats the process continuously until either the allocated buffers are filled or until you stop the operation. Refer to page 2-14 for more information on buffers.

The conversion rate is determined by the frequency of the A/D sample clock; refer to page 2-6 for more information on the A/D sample clock. The sample rate, which is the rate at which a single entry in the channel-gain list is sampled, is determined by the frequency of the A/D sample clock divided by the number of entries in the channel-gain list.

To select continuously-paced scan mode, use software to specify the dataflow as continuous, continuous pre-trigger, or continuous about-trigger. The initial trigger source depends on the trigger acquisition mode you use. Refer to page 2-10 for more information on the supported trigger sources and trigger acquisition modes.

#### Triggered scan mode

KPCI-3101–4 Series boards support two triggered scan modes: internally-retriggered and externally-retriggered. These modes are described in the following subsections.

#### **Internally-Retriggered Scan Mode**

Use internally-retriggered scan mode if you want to accurately control both the period between conversions of individual channels in a scan and the period between each scan. This mode is useful when synchronizing or controlling external equipment, or when acquiring a buffer of data on each trigger or retrigger. Using this mode, you can acquire up to 262,144 samples per trigger (256 times per trigger x 1024-location channel-gain list).

When it detects an initial trigger, the KPCI-3101–4 Series board scans the channel-gain list a specified number of times (up to 256), then waits for an internal retrigger to occur. When it detects an internal retrigger, the board scans the channel-gain list the specified number of times, then waits for another internal retrigger to occur. The process repeats continuously until either the allocated buffers are filled or until you stop the operation; refer to page 2-14 for more information on buffers.

The sample rate is determined by the frequency of the A/D sample clock divided by the number of entries in the channel-gain list; refer to page 2-6 for more information on the A/D sample clock. The conversion rate of each scan is determined by the frequency of the internal retrigger clock. The internal retrigger clock is the Triggered Scan Counter on the board; the Triggered Scan Counter is a 24-bit counter with a 20 MHz clock.

Using DriverLINX software, specify the frequency of the internal retrigger clock. The minimum retrigger frequency is 1.2Hz (1.2 Samples/s). Table 2-4 lists the maximum retrigger frequency supported by the KPCI-3101–4 Series boards.

Table 2-4

Maximum retrigger frequency

| Board          | Maximum<br>Retrigger Frequency |
|----------------|--------------------------------|
| KPCI-3101/3102 | 155kHz                         |
| KPCI-3103/3104 | 219kHz                         |

The appropriate *retrigger frequency* depends on a number of factors, determined by the following equations:

Min. Retrigger Period = 
$$\left(\frac{\text{No. of CGL entries} \times \text{No. of CGLs per trigger}}{\text{A/D sample clock frequency}} + 2\mu s\right)$$

Max. Retrigger =  $\frac{1}{\text{Frequency Min. Retrigger Period}}$ 

For example, if you are using 16 channels in the channel-gain list (CGL), scanning the channel-gain list 256 times every trigger or retrigger, and using an A/D sample clock with a frequency of 100kHz, set the maximum retrigger frequency to 24.41Hz, since

$$24.41 \text{Hz} = \frac{1}{\left(\frac{(16 \times 256)}{100 \text{kHz}} + 2\mu \text{s}\right)}$$

To select internally-retriggered scan mode, use software to specify the following parameters:

- The dataflow as continuous, continuous pre-trigger, or continuous about-trigger
- Triggered scan mode usage as enabled
- The retrigger mode as internal
- The number of times to scan per trigger or retrigger (also called the multiscan count)
- The frequency of the retrigger clock

The initial trigger source depends on the trigger acquisition mode you use; refer to page 2-10 for more information on the supported and trigger sources and trigger acquisition modes.

#### Externally-Retriggered scan mode

Use externally-retriggered scan mode if you want to accurately control the period between conversions of individual channels and retrigger the scan based on an external event. Like internal retrigger scan mode, this mode allows you to acquire 262,144 samples per trigger (256 times per trigger × 1024-location channel-gain list).

**NOTE** 

Use externally-retriggered scan mode with continuous post-trigger acquisitions only; refer to page 2-10 for more information on post-trigger acquisitions.

When a KPCI-3101–4 Series board detects an initial trigger (post-trigger source only), the board scans the channel-gain list up to 256 times, then waits for an external retrigger to occur. You can specify any supported post-trigger source as the initial trigger. Specify the external digital (TTL) trigger for the retrigger.

When the retrigger occurs, the board scans the channel-gain list the specified number of times, then waits for another external retrigger to occur. The process repeats continuously until either the allocated buffers are filled (if buffer wrap mode is none) or until you stop the operation (if buffer wrap mode is single or multiple); refer to page 2-14 for more information on buffers.

The conversion rate of each channel is determined by the frequency of the A/D sample clock; refer to page 2-6 for more information on the A/D sample clock. The conversion rate of each scan is determined by the period between external retriggers; therefore, it cannot be accurately controlled. The board ignores external triggers that occur while it is acquiring data. Only external retrigger events that occur when the board is waiting for a retrigger are detected and acted on.

To select externally-retriggered scan mode, use software to specify the following parameters:

- The dataflow as continuous (post-trigger)
- The triggered scan mode usage as enabled
- The retrigger mode as an external retrigger
- The number of times to scan per trigger or retrigger (also called the multiscan count)
- The retrigger source as the external digital (TTL) trigger

#### **Triggers**

A trigger is an event that occurs based on a specified set of conditions. The KPCI-3101–4 Series boards support a number of trigger sources and trigger acquisition modes, described in the following subsections.

#### **Trigger sources**

The KPCI-3101–4 Series board supports a software trigger and an external digital (TTL) trigger.

A software trigger event occurs when you start the analog input operation (the computer issues a write to the board to begin conversions). Specify the software trigger source in software.

An external digital trigger event occurs when the KPCI-3101—4 Series board detects either a rising or falling edge on the External TTL Trigger input signal connected to screw terminal TB46 on the STA-300 screw terminal panel (pin 56 of connector J1). The trigger signal is TTL-compatible. Using software, specify the trigger source as a rising-edge external digital trigger or falling-edge external digital trigger.

#### **Trigger acquisition modes**

KPCI-3101–4 Series boards can acquire data in post-trigger mode, pre-trigger mode, or about-trigger mode. These trigger acquisition modes are described in more detail in the following subsections.

#### Post-Trigger acquisition

Use post-trigger acquisition mode (continuous mode) when you want to acquire data when a post-trigger or retrigger, if using triggered scan mode, occurs.

Using DriverLINX software, specify

- The dataflow as continuous, and
- The trigger source to start the post-trigger acquisition (the post-trigger source) as any of the supported trigger sources.

Refer to page 2-7 for more information on the supported conversion modes; refer to page 2-10 for information on the supported trigger sources.

Post-trigger acquisition starts when the board detects the post-trigger event and stops when the specified number of post-trigger samples has been acquired or when you stop the operation.

If you are using triggered scan mode, the board continues to acquire post-trigger data using the specified retrigger source to clock the operation. Refer to page 2-8 for more information on triggered scan mode.

Figure 2-2 illustrates continuous post-trigger mode using a channel-gain list with three entries: channel 0, channel 1, and channel 2. Triggered scan mode is disabled. In this example, post-trigger analog input data is acquired on each clock pulse of the A/D sample clock. When it reaches the end of the channel-gain list, the board wraps to the beginning of the channel-gain list and repeats this process. Data is acquired continuously (continuously-paced scan mode).

Figure 2-2
Continuous post-trigger mode without triggered scan



Figure 2-3 illustrates the same example using triggered scan mode (either internally or externally retriggered). The multiscan count is 2, indicating that the channel-gain list will be scanned twice per trigger or retrigger. In this example, post-trigger analog input data is acquired on each clock pulse of the A/D sample clock until the channel-gain list has been scanned twice; then, the board waits for the retrigger event. When the retrigger event occurs, the board scans the channel-gain list twice more, acquiring data on each pulse of the A/D sample clock. The process repeats continuously with every specified retrigger event.

Figure 2-3

Continuous post-trigger mode with triggered scan



#### **Pre-Trigger acquisition**

Use pre-trigger acquisition mode (continuous pre-trigger mode) when you want to acquire data before a specific external event occurs.

Using software, specify:

- The dataflow as continuous pre-trigger
- The pre-trigger source as the software trigger
- The post-trigger source as the external digital (TTL) trigger
- The retrigger mode as the internal retrigger (if you are using triggered scan mode)

Refer to page 2-7 for more information on the supported conversion modes; refer to page 2-10 for information on the supported trigger sources.

**NOTE** When using pre-trigger acquisition, you cannot use externally-retriggered scan mode; refer to page 2-8 for more information on triggered scan mode.

Pre-trigger acquisition starts when you start the operation and stops when the board detects the selected post-trigger source, indicating that the first post-trigger sample was acquired (this sample is ignored).

If you are using internally-retriggered scan mode and the post-trigger event has not occurred, the board continues to acquire pre-trigger data using the internal retrigger clock to clock the operation. When the post-trigger event occurs, acquisition stops. Refer to page 2-8 for more information on internally-retriggered scan mode.

Figure 2-4 illustrates continuous pre-trigger mode using a channel-gain list of three entries: channel 0, channel 1, and channel 2. In this example, pre-trigger analog input data is acquired on each clock pulse of the A/D sample clock. When it reaches the end of the channel-gain list, the board wraps to the beginning of the channel-gain list and repeats this process. Data is acquired continuously until the post-trigger event occurs. When the post-trigger event occurs, acquisition stops.

Figure 2-4 **Continuous pre-trigger mode** 



Figure 2-5 illustrates the same example using internally-retriggered scan mode. The multiscan count is 2, indicating that the channel-gain list will be scanned twice per trigger or retrigger. In this example, pre-trigger analog input data is acquired on each clock pulse of the A/D sample clock until the channel-gain list has been scanned twice; then, the board waits for the internal retrigger event. When the internal retrigger occurs, the process repeats. Acquisition stops when the post-trigger event occurs.

Figure 2-5

Continuous pre-trigger mode with triggered scan



#### **About-Trigger acquisition**

Use about-trigger acquisition mode (continuous about-trigger mode) when you want to acquire data both before and after a specific external event occurs. This operation is equivalent to doing both a pre-trigger and a post-trigger acquisition.

Using software, specify:

- The dataflow as continuous about-trigger
- The pre-trigger source as the software trigger
- The post-trigger source as the external digital (TTL) trigger
- The retrigger mode as the internal retrigger (if you are using triggered scan mode)

Refer to page 2-7 for more information on the supported conversion modes; refer to page 2-10 for information on the supported trigger sources.

**NOTE** 

When using about-trigger acquisition, you cannot use externally-retriggered scan mode; refer to page 2-8 for more information on triggered scan mode.

The about-trigger acquisition starts when you start the operation. When it detects the selected post-trigger event, the board stops acquiring pre-trigger data and starts acquiring post-trigger data.

If you are using internally-retriggered scan mode and the post-trigger event has not occurred, the board continues to acquire pre-trigger data using the internal retrigger clock to clock the operation. If, however, the post-trigger event has occurred, the board continues to acquire post-trigger data using the internal retrigger clock to clock the operation.

The about-trigger operation stops when the specified number of post-trigger samples has been acquired or when you stop the operation. Refer to page 2-8 for more information on internally-retriggered scan mode.

Figure 2-6 illustrates continuous about-trigger mode using a channel-gain list of two entries: channel 0 and channel 1. In this example, pre-trigger analog input data is acquired continuously on each clock pulse of the A/D sample clock until the post-trigger event occurs. When the post-trigger event occurs, post-trigger analog input data is acquired continuously on each clock pulse of the A/D sample clock.

Figure 2-6 **Continuous about-trigger mode** 



Figure 2-7 illustrates the same example using internally-retriggered scan mode. The multiscan count is 2, indicating that the channel-gain list will be scanned twice per trigger or retrigger. In this example, pre-trigger analog input data is acquired on each clock pulse of the A/D sample clock for two scans; then, the board waits for the internal retrigger event. When the internal retrigger occurs, the board begins acquiring pre-trigger data until the post-trigger event occurs. Then, the board finishes scanning the channel-gain list the specified number of times, acquiring the data as post-trigger samples. On all subsequent internal retriggers, post-trigger data is acquired.

Figure 2-7 **Continuous about-trigger mode with triggered scan** 



#### **Data format**

KPCI-3101–4 Series boards use offset binary data encoding to represent signals.

In DriverLINX software, the analog input value is returned as a code or voltage depending on user input. DriverLINX provides single-value and buffer methods to convert between voltages and analog codes. The single-value functions are Volts2Code and Code2Volts. Refer to DriverLINX manuals provided with DriverLINX.

#### Data transfer

The board packs two input samples (an even and an odd sample) into each transfer to the host computer. Samples corresponding to entries 0, 2, 4, and so on, in the channel-gain list are considered even samples; samples corresponding to entries 1, 3, 5, and so on, in the channel-gain list are considered odd samples.

Using flags internally, the board determines whether the acquired samples are pre-trigger or post-trigger samples. These flags are not transferred to the host computer. The host computer can read the register on the board to determine where the post-trigger data starts. Note that the host computer cannot read data directly from the board; the data must be transferred to the host computer.

Using PCI bus mastering, the board transfers the analog input data to a 256KB circular buffer in the host computer; this buffer is dedicated to the hardware. Therefore, unlike ISA and EISA boards, the KPCI-3101–4 Series board requires no DMA resources. The board treats each buffer as two consecutive 128KB blocks of memory.

**NOTE** 

When you stop an analog input operation, a final block of two samples is transferred even if only one sample is required. The host software ignores the extra sample.

DriverLINX accesses the KPCI-3101—4 hardware circular buffer to fill user buffers that you allocate in software. It is recommended that you allocate a minimum of three buffers for analog input operations, and the stop events controlling them. Refer to DriverLINX manuals for more information.

- If "Counter/Timer Event" is specified, data is written to the allocated buffers until no more empty buffers are available; at that point, the operation stops.
- If "Command," "Digital," or "Analog" event is specified, data is written to the allocated multiple buffers continuously; when no more empty buffers are available, the board overwrites the data in the filled buffers starting with the first location of the first buffer. This process continues indefinitely until you stop it.
- If you set "Buffers=1" in DriverLINX, (usually not recommended for analog input operations), data is written to a single buffer continuously; when the buffer is filled, the board overwrites the data in the buffer starting with the first location of the buffer. This process continues indefinitely until you stop it.

#### **Error conditions**

The KPCI-3101–4 Series board can report the following analog input error conditions to the host computer:

- A/D Over Sample Indicates that the A/D sample clock rate is too fast. This error is reported if a new A/D sample clock pulse occurs while the ADC is busy performing a conversion from the previous A/D sample clock pulse. The host computer can clear this error. To avoid this error, use a slower sampling rate.
- Input FIFO Overflow Indicates that the analog input data is not being transferred fast enough from the Input FIFO across the PCI bus to the host computer. This error is reported when the Input FIFO becomes full; the board cannot get access to the PCI bus fast enough. The host computer can clear this error, but the error will continue to be generated if the Input FIFO is still full. To avoid this error, close other applications that may be running while you are acquiring data. If this has no effect, try using a computer with a faster processor or reduce the sampling rate.
- Host Block Overflow Indicates that the host computer is not handling data from the board fast enough. This error is reported if the board completes the transfer of a block of input data to the circular buffer in the host computer before the host computer has finished reading the last block of data. The host computer can clear this error. To avoid this error, ensure that you allocated at least three buffers at least as large as the sampling rate; for example, if you are using a sampling rate of 100kSamples/s (100kHz), specify a buffer size of 100,000 samples).

If any of these error conditions occurs, the board stops acquiring and transferring data to the host computer.

NOTE DriverLINX reports any of these errors as a "DATA LOST" message.

# **Analog output features**

An analog output (D/A) subsystem is provided on the KPCI-3102 and KPCI-3104 boards only. This section describes the following features of the D/A subsystem:

- · Output resolution
- Analog output channels
- · Output ranges and gains
- Conversion modes
- Data formats and transfer
- Error conditions

#### **Output resolution**

Table 2-5 lists the output resolutions supported by the KPCI-3102 and KPCI-3104 boards. The resolution is fixed for each board type; therefore, it cannot be programmed in software.

Table 2-5 **Supported analog output resolutions** 

| Board Type | Supported Resolution |
|------------|----------------------|
| KPCI-3102  | 16 bits              |
| KPCI-3104  | 16 bits              |

### **Analog output channels**

The KPCI-3102 and KPCI-3104 boards support two serial, multiplying, DC-level analog output channels (DAC0 and DAC1). Refer to Section 3, "Installation and Configuration" for information on how to wire analog output signals to the board using the screw terminal panel. You configure the channel type as differential through software.

Within each DAC, the digital data is double-buffered to prevent spurious outputs, then output as an analog signal. Both DACs power up to a value of  $0V \pm 10 \text{mV}$ . Resetting the board does not clear the values in the DACs.

The KPCI-3102 and -3104 can output only single values of data; waveform generation is not supported. Specify the channel for a single value analog output operation using software. Refer to "Analog output conversion modes" on this page for more information on single value operations.

#### **Output ranges and gains**

For the KPCI-3102 and KPCI-3104 board, the available DAC range is  $\pm 10$ V.

In software, specify a gain of 1 for analog output operations.

#### **Analog output conversion modes**

KPCI-3102 and KPCI-3104 boards can perform single value operations only. Use software to specify the range, gain, and analog output channel (among other parameters), then output the data from the specified channel. You cannot specify a clock source, trigger source, or buffer.

Single value operations stop automatically when finished; you cannot stop a single value operation.

#### **Data format**

Data from the host computer must use offset binary data encoding for analog output signals. DriverLINX converts this "native format" to a hardware-independent format so that applications can use the numeric operations that are intrinsic to most high-level languages. A DriverLINX Service Request may be used for several types of data conversions (such as VOLTS2CODE conversion that converts analog voltage to D/A code). Because the data values depend on the selected gain at the time of the data transfer, you should use DriverLINX to convert the data, as it takes the gain properties of the Service Request into account.

NOTE

Refer to the DriverLINX Analog I/O Programming Guide, provided with DriverLINX.

## **Digital I/O features**

This section describes the following features of the digital I/O subsystem:

- Digital I/O lines
- Combining or Splitting Logical Channels
- Using Single Value and Continuous Digital Input

#### Digital I/O lines

KPCI-3101–4 Series boards support 23 digital I/O lines through the digital input (DIN) and output (DOUT) subsystems; DIN and DOUT subsystems use the same digital I/O lines. These lines are divided into the following ports:

- Port A, lines 0 to 7
- Port B, lines 0 to 7
- Port C, lines 0 to 6

You can use each port for either input or output; all lines within a port have the same configuration. For example, if you use Port A as an input port, lines 0 to 7 of Port A are configured as inputs. Likewise, if you use Port C as an output port, lines 0 to 6 of Port C are configured as outputs.

DriverLINX lets you dynamically reconfigure digital I/O ports at run time using a "Digital Setup Event." Refer to *DriverLINX Digital I/O Programming Guide* for information and limitations of this function.

For fast, clocked digital input operations, you can enter the digital I/O lines from Ports A and B as a channel in the analog input channel list; refer to page 2-4 for more information.

By default, the digital I/O lines power up as digital inputs. On power up or reset, no digital data is output from the board.

## Combining or splitting logical channels

DriverLINX supports a software extension to Logical Channel addressing that allows applications to combine adjacent Logical Channels into a single channel or split a Logical Channel into smaller addressable parts. For instance, applications can address individual bits on the digital I/O ports or read and write multiple channels with a single operation.

In DriverLINX, "Native" units refer to the hardware-defined digital channel size (8 bits for KPCI-3101–4). When using extended Logical Channel addressing, DriverLINX groups digital bits in units defined by a size code and then assigns consecutive channel numbers starting from zero.

For example, with three 8-bit ports the following channel addresses are supported for each size code.

Table 2-6
Extended channel addressing of digital I/O channels using DriverLINX

| Unit        | Channels | Address (dec) | Address (hex) |
|-------------|----------|---------------|---------------|
| native      | 02       | 02            | 02            |
| bit         | 023      | 40964199      | 10001017      |
| half nibble | 011      | 81928203      | 2000200B      |
| nibble      | 05       | 1228812293    | 30003005      |
| byte        | 02       | 1638416386    | 40004002      |
| word        | 01       | 2048020481    | 50005001      |

Refer to *DriverLINX Digital I/O Programming Guide* for information and limitations of this extended channel addressing function.

# Using single value and continuous digital input

DriverLINX uses the Digital I/O Subsystem for single value outputs. For continuous digital input, DriverLINX uses the Analog I/O subsystem (see "Specifying digital input lines in the analog input channel list," starting on page 2-4).

- Single value operations stop automatically when finished; you cannot stop a single value operation.
- Continuous digital input takes full advantage of the capabilities of the KPCI-3101–4 Series board. Program the digital input lines of Ports A and B as Analog Input Channel 0; enter the inputs through the DriverLINX A/D subsystem. You will assign a special gain code to this channel to distinguish it as digital. You can specify parameters such as clock source, scan mode, and trigger source for the digital input operation. Refer to page 2-4 for more information on specifying digital input lines for a continuous digital input operation. Refer to Using DriverLINX with Your Hardware, provided with DriverLINX, for information about this function.

# **Counter/Timer features**

The counter/timer circuitry on the board provides the clocking circuitry used by the A/D subsystem as well as several user counter/timer features. This section describes the following user counter/timer features:

- Counter/timer channels
- C/T clock sources
- Gate types
- Pulse types and duty cycles
- Counter/timer operation modes

#### Counter/Timer channels

The KPCI-3101–4 Series board supports four user 16-bit counter/timer channels (called counters); counters are numbered 0, 1, 2, and 3.

Figure 2-8
Counter/Timer channel



Each counter corresponds to a counter/timer (C/T) subsystem. To specify the counter to use in software, specify the appropriate C/T subsystem. For example, counter 0 corresponds to C/T subsystem element 0; counter 3 corresponds to C/T subsystem element 3.

Using software, you can internally route the clock output signal from one user counter to the clock input signal of the next user counter to internally cascade the counters. In this way, you can create a 32-bit counter without externally connecting two counters together.

# C/T Clock sources

The following clock sources are available for the user counters:

- Internal C/T clock
- External C/T clock
- Internally cascaded clock

Refer to the following subsections for more information on these clock sources.

#### Internal C/T clock

The internal C/T clock uses a 20MHz time base. Counter/timer operations start on the rising edge of the clock input signal.

Through software, specify the clock source as internal and the frequency at which to pace the counter/timer operation (this is the frequency of the clock output signal). The maximum frequency that you can specify for the clock output signal is 10MHz. For a 16-bit counter, the minimum frequency that you can specify for the clock output signal is 305.17Hz. For a 32-bit cascaded counter, the minimum frequency that you can specify for the clock output signal is 0.00465Hz, which corresponds to a rate of once every 215 seconds.

#### External C/T clock

The external C/T clock is useful when you want to pace counter/timer operations at rates not available with the internal C/T clock or if you want to pace at uneven intervals. The rising edge of the external C/T clock input signal is the active edge.

Using DriverLINX software, specify the clock source as external and the clock divider used to determine the frequency at which to pace the operation (this is the frequency of the clock output signal). The minimum clock divider that you can specify is 2.0; the maximum clock divider that you can specify is 65535. For example, if you supply an external C/T clock with a frequency of 5MHz and specify a clock divider of 5, the resulting frequency of the external C/T clock output signal is 1MHz. The resulting frequency of the external C/T clock output signal must not exceed 2.5MHz.

Connect the external C/T clock source to the board through the STA-300 screw terminal panel as follows:

- For Counter 0, connect the external C/T clock signal to screw terminal TB26 (pin 41 of connector J1)
- For Counter 1, connect the external C/T clock signal to screw terminal TB30 (pin 7 of connector J1)
- For Counter 2, connect the external C/T clock signal to screw terminal TB34 (pin 36 of connector J1)
- For Counter 3, connect the external C/T clock signal to screw terminal TB38 (pin 2 of connector J1)

#### Internally cascaded clock

The KPCI-3101–4 Series board supports internal cascading on counters 0 and 1, 1 and 2, and 2 and 3. Cascading counters internally is an effective way to create a 32-bit counter without externally connecting two counters together.

To specify internal cascading, use DriverLINX software to set the internal cascade mode, then specify the clock input and gate input for the first counter in the cascaded pair. Specify the clock source of the second counter as  $C/T_{N-1}$ . The clock output signal from first counter is the clock input signal of the second counter. For example, if counters 1 and 2 are cascaded, specify the clock input and gate input for counter 1.

The rising edge of the clock input signal is active.

## **Gate types**

The active edge or level of the gate input to the counter enables counter/timer operations. The operation starts when the clock input signal is received. The KPCI-3101–4 Series board provides the following gate input types:

- None A software command enables any specified counter/timer operation immediately after execution. This gate type is useful for all counter/timer modes.
- Logic-low level external gate input Enables a counter/timer operation when the external gate signal is low, and disables the counter/timer operation when the external gate signal is high. Note that this gate type is used only for event counting, frequency measurement, and rate generation; refer to page 2-22 for more information on these modes.
- Logic-high level external gate input Enables a counter/timer operation when the external gate signal is high, and disables a counter/timer operation when the external gate signal is low. Note that this gate type is used only for event counting, frequency measurement, and rate generation; refer to page 2-22 for more information on these modes.
- Falling edge external gate input Triggers a counter/timer operation on the transition from the high level to the low level (falling edge). In software, this is called a low edge gate type. Note that this gate type is used only for one-shot and repetitive one-shot mode; refer to page 2-22 for more information on these modes.
- Rising edge external gate input Triggers a counter/timer operation on the transition from the low level to the high level (rising edge). In software, this is called a high-edge gate type. Note that this gate type is used only for one-shot and repetitive one-shot mode; refer to page 2-22 for more information on these modes.

Specify the gate type in software. Connect an external gate input to the board through the STA-300 screw terminal panel as follows:

- For Counter 0, connect the external gate signal to screw terminal TB28 (pin 39 of connector J1)
- For Counter 1, connect the external gate signal to screw terminal TB32 (pin 5 of connector J1)
- For Counter 2, connect the external gate signal to screw terminal TB36 (pin 38 of connector J1)
- For Counter 3, connect the external gate signal to screw terminal TB40 (pin 4 of connector J1)

#### **Pulse outputs**

The KPCI-3101–4 Series boards provide the following C/T pulse output signals:

- For Counter 0, the C/T output signal is screw terminal TB27 (pin 40 of connector J1)
- For Counter 1, the C/T output signal is screw terminal TB31 (pin 6 of connector J1)
- For Counter 2, the C/T output signal is screw terminal TB35 (pin 37 of connector J1)
- For Counter 3, the external C/T output signal is screw terminal TB39 (pin 3 of connector J1)

The KPCI-3101–4 Series board supports the following pulse output types on the clock output signal:

- **High-to-low transitions** The low portion of the total pulse output period is the active portion of the counter/timer clock output signal.
- **Low-to-high transitions** The high portion of the total pulse output period is the active portion of the counter/timer pulse output signal.

Using software, you can specify the duty cycle of the pulse. The duty cycle (or pulse width) indicates the percentage of the total pulse output period that is active. A duty cycle of 50, then, indicates that half of the total pulse is low and half of the total pulse output is high. Figure 2-9 illustrates a low-to-high pulse with a duty cycle of approximately 30%.

Figure 2-9 **Example of a Low-to-High pulse output type** 



# **Counter/Timer operation modes**

The KPCI-3101–4 Series board supports the following counter/timer operation modes:

- Event counting
- Frequency measurement
- Rate generation
- One-shot
- Repetitive one-shot

Refer to the following subsections for more information on these operation modes.

#### **Event counting**

Use event counting mode to count events from the counter's associated clock input source.

If you are using one counter, the board can count a maximum of 65,536 events before the counter rolls over to 0 and starts counting again. If you are using a cascaded 32-bit counter, the board can count a maximum of 4,294,967,296 events before the counter rolls over to 0 and starts counting again.

In event counting mode, use an external C/T clock source; refer to page 2-20 for more information on the external C/T clock source.

Using DriverLINX software, specify the counter/timer mode as event counting (count), the clock source as external, and the gate type that enables the operation. Refer to page 2-21 for more information on gate types.

Ensure that the signals are wired appropriately. Figure 2-10 shows one example of connecting an event counting application to the STA-300 screw terminal panel using user counter 0. In this example, rising clock edges are counted while the gate is active.

Figure 2-10

Connecting event counting signals (shown for clock input 0 and external gate 0)



\*An internal 22 k $\Omega$  pull-up resistor to +5V is used.

Figure 2-11 shows an example of performing an event counting operation. In this example, the gate type is low level.

Figure 2-11 **Example of event counting** 



#### Frequency measurement

Use frequency measurement mode to measure the frequency of the signal from counter's associated clock input source over a specified duration. In this mode, use an external C/T clock source; refer to page 2-20 for more information on the external C/T clock source.

One way to perform a frequency measurement is to use the same wiring as an event counting application that does not use an external gate signal, as shown in Figure 2-12.

Figure 2-12

Connecting frequency measurement signals without an external gate input (shown for clock input 0)



In this configuration, use software to specify the counter/timer mode as frequency measurement or event counting, and the duration of the Windows timer over which to measure the frequency. (The Windows timer uses a resolution of 1ms.) In this configuration, frequency is determined using the following equation:

Frequency Measurement 
$$=$$
  $\frac{\text{Number of Events}}{\text{Duration of the Windows Timer}}$ 

If you need more accuracy than the Windows timer provides, you can connect a pulse of a known duration (such as a one-shot output of another user counter) to the external gate input, as shown in Figure 2-13.

Figure 2-13
Connecting frequency measurement signals (shown for clock input 0 and external gate 0)



In this configuration, use DriverLINX software to set up the counter/timers as follows:

- 1. Set up one of the counter/timers for one-shot mode, specifying the clock source, clock frequency, gate type, type of output pulse (high or low), and pulse width.
- Set up the counter/timer that will measure the frequency for event counting mode, specifying the clock source to count, and the gate type (this should match the pulse output type of the counter/timer set up for one-shot mode).
- 3. Start both counters (events are not counted until the active period of the one-shot pulse is generated).
- 4. Read the number of events counted (allow enough time to ensure that the active period of the one-shot occurred and that events have been counted).
- 5. Determine the measurement period using the following equation:

Measurement period = 
$$\frac{1}{\text{Clock Frequency}} \times \text{Active Pulse Width}$$

Determine the frequency of the clock input signal using the following equation:

Frequency Measurement = 
$$\frac{\text{Number of Events}}{\text{Measurement Period}}$$

Figure 2-14 shows an example of performing a frequency measurement operation. In this example, three events are counted during a duration of 300 ms. The frequency, then, is 10Hz, since 10Hz = 3/(.3 s).

Figure 2-14 **Example of frequency measurement** 



#### Rate generation

Use rate generation mode to generate a continuous pulse output signal from the counter; this mode is sometimes referred to as continuous pulse output or pulse train output. You can use this pulse output signal as an external clock to pace other operations, such as analog input or other counter/timer operations.

While the pulse output operation is enabled (determined by the gate input signal), the counter outputs a pulse of the specified type and frequency continuously. As soon as the operation is disabled, rate generation stops.

The period of the output pulse is determined by the clock input signal and external clock divider. If you are using one counter (not cascaded), you can output pulses using a maximum frequency of 10MHz. In rate generation mode, either the internal or external C/T clock input source is appropriate depending on your application; refer to page 2-19 for more information on the C/T clock source.

Using DriverLINX software, specify the counter/timer mode as rate generation (rate), the C/T clock source as either internal or external, the polarity of the output pulses (high-to-low transitions or low-to-high transitions), the duty cycle of the output pulses, and the gate type that enables the operation. Refer to page 2-22 for more information on the pulse output types; refer to page 2-21 for more information on gate types.

Ensure that the signals are wired appropriately. Figure 2-15 shows one example of connecting a pulse output operation to the STA-300 screw terminal panel using user counter 0. In this example, a software gate type is used.

Figure 2-15
Connecting rate generation signals (shown for counter 0; a software gate is used)



Figure 2-16 shows an example of performing an enabled rate generation operation using an external C/T clock source with an input frequency of 4kHz, a clock divider of 4, a low-to-high pulse type, and a duty cycle of 75%. (The gate type does not matter for this example.) A 1kHz square wave is the generated output. Figure 2-17 shows the same example using a duty cycle of 25%.

Figure 2-16

Example of rate generation mode with a 75% duty cycle



Figure 2-17

Example of rate generation mode with a 25% duty cycle



#### **One-Shot**

Use one-shot mode to generate a single pulse output signal from the counter when the operation is triggered (determined by the gate input signal). You can use this pulse output signal as an external digital (TTL) trigger to start other operations, such as analog input or an external instrument.

When the one-shot operation is triggered and a single pulse is output; then, the one-shot operation stops. All subsequent clock input signals and gate input signals are ignored.

The period of the output pulse is determined by the clock input signal. In one-shot mode, the internal C/T clock source is more useful than an external C/T clock source; refer to page 2-20 for more information on the internal C/T clock source.

Using DriverLINX software, specify the counter/timer mode as one-shot, the clock source as internal, the polarity of the output pulse (high-to-low transition or low-to-high transition), the duty cycle of the output pulse, and the gate type to trigger the operation. Refer to page 2-22 for more information on pulse output types. Refer to page 2-21 for more information on gate types.

**NOTE** 

In the case of a one-shot operation, use a duty cycle as close to 100% as possible to output a pulse immediately. Using a duty cycle closer to 0% acts as a pulse output delay.

Ensure that the signals are wired appropriately. Figure 2-18 shows one example of connecting a pulse output operation to the STA-300 screw terminal panel using user counter 0.

Figure 2-18 Connecting one-shot signals (shown for counter output 0 and gate 0)



Figure 2-19 shows an example of performing a one-shot operation using an external gate input (rising edge), a clock output frequency of 1kHz (pulse period of 1 ms), a low-to-high pulse type, and a duty cycle of 99.99%. Figure 2-20 shows the same example using a duty cycle of 50%.

Figure 2-19 **Example of one-shot mode using a 99.99% duty cycle** 



Figure 2-20 **Example of one-shot mode using a 50% duty cycle** 



#### Repetitive one-shot

Use repetitive one-shot mode to generate a pulse output signal each time the board detects a trigger (determined by the gate input signal). You can use this mode to clean up a poor clock input signal by changing its pulse width, then outputting it.

When the one-shot operation is triggered (determined by the gate input signal), a pulse is output. When the board detects the next trigger, another pulse is output. This operation continues until you stop the operation.

The period of the output pulse is determined by the clock input signal. In repetitive one-shot mode, the internal C/T clock source is more useful than an external C/T clock source; refer to page 2-20 for more information on the internal C/T clock source.

Using DriverLINX, specify the counter/timer mode as repetitive one-shot, the clock source as internal, the polarity of the output pulses (high-to-low transitions or low-to-high transitions), the duty cycle of the output pulses, and the gate type to trigger the operation. Refer to page 2-22 for more information on pulse output types; refer to page 2-21 for more information on gate types.

**NOTE** 

In the case of a repetitive one-shot operation, use a duty cycle as close to 100% as possible to output each pulse immediately after the trigger occurs. Using a duty cycle closer to 0% acts as a pulse output delay.

Ensure that the signals are wired appropriately. Refer to Figure 2-18 on page 2-29 for a wiring example.

**NOTE** Triggers that occur while the pulse is being output are not detected by the board.

Figure 2-21 shows an example of a repetitive one-shot operation using an external gate (rising edge); a clock output frequency of 1 kHz (pulse period of 1 ms), a low-to-high pulse type, and a duty cycle of 99.99%. Figure 2-22 shows the same example using a duty cycle of 50%.

Figure 2-21

Example of repetitive one-shot mode using a 99.99% duty cycle



Figure 2-22 **Example of repetitive one-shot mode using a 50% duty cycle** 



# 3 Installation and Configuration

# **Unpacking**

Open the shipping box and remove the wrapped KPCI-3101–4 Series board. Verify that the following items are present:

CAUTION Keep the board in its protective antistatic bag until you are ready to install it; this minimizes the likelihood of electrostatic damage.

- KPCI-3101–4 Series data acquisition board
- KPCI-3101–4 Series DriverLINX Software and Documentation CD-ROM

If an item is missing or damaged, call Keithley at:

#### 1-888-KEITHLEY

Monday - Friday, 8:00 a.m. - 5:00 p.m., Eastern Time

An application engineer will guide you through the appropriate steps for replacing missing or damaged items.

# Installing the software

**NOTE** 

Install the DriverLINX software before installing the KPCI-3101—4 Series board. Otherwise, the device drivers will be more difficult to install.

## **Software options**

Users of KPCI-3101—4 Series boards have the following two software options. In both cases, the software interfaces with your system via the DriverLINX software provided with your board:

- The user can run a fully integrated data-acquisition software package such as TestPoint or LabVIEW.
- The user can write and run a custom program in Visual C/C++, Visual Basic, or Delphi, using the programming support provided in the DriverLINX software.

A summary of the pros and cons of using integrated packages or writing custom programs is provided in the Keithley Full Line Catalog.

The KPCI-3101-4 Series has fully functional driver support for use under Windows 95/98/NT.

**NOTE** 

The DriverLINX Installation and Configuration Guide, explains the DriverLINX installation process. To display this manual from your DriverLINX KPCI-3101 Series CD-ROM, open the Windows Explorer, then double click on X:\Drvlinx4\Docs\Instconf.pdf, where X = the letter of the CD-ROM drive. Acrobat Reader must already be installed on the other system. If necessary, you can first install Acrobat Reader directly from the CD-ROM by double clicking X:\Acrobat\setup.exe.

#### DriverLINX driver software for Windows 95/98/NT

DriverLINX software, supplied by Keithley with the KPCI-3101—4 Series board, provides convenient interfaces to configure analog and digital I/O modes without register-level programming.

Most importantly, however, DriverLINX supports those programmers who wish to create custom applications using Visual C/C++, Visual Basic, or Delphi. DriverLINX accomplishes foreground and background tasks to perform data acquisition. The software includes memory and data buffer management, event triggering, extensive error checking, and context sensitive online help.

DriverLINX provides application developers a standardized interface to over 100 services for creating foreground and background tasks for the following:

- Analog input and output
- Digital input and output
- Time and frequency measurement
- Event counting
- Pulse output
- Period measurement

In addition to basic I/O support, DriverLINX also provides:

- Built-in capabilities to handle memory and data buffer management.
- A selection of starting and stopping trigger events, including pre-triggering, mid-point triggering and post-triggering protocols.
- Extensive error checking.
- Context-sensitive on-line help system DriverLINX is essentially hardware independent, because its portable APIs (Application Programming Interfaces) work across various operating systems. This capability eliminates unnecessary programming when changing operating system platforms.

#### **TestPoint**<sup>TM</sup>

TestPoint is a fully featured, integrated application package that incorporates many commonly used math, analysis, report generation, and graphics functions. The TestPoint graphical dragand-drop interface can be used to create data acquisition applications, without programming, for IEEE-488 instruments, data acquisition boards, and RS232-485 instruments and devices.

TestPoint includes features for controlling external devices, responding to events, processing data, creating report files, and exchanging information with other Windows programs. It provides libraries for controlling most popular GPIB instruments.

TestPoint interfaces with your KPCI-3101–4 Series board through DriverLINX, using a driver that is provided by the manufacturer.

# $\textbf{LabVIEW}^{^{\text{TM}}}$

LabVIEW is a fully featured graphical programming language used to create virtual instrumentation. It consists of an interactive user interface, complete with knobs, slide switches, graphs, strip charts, and other instrument panel controls. Its data-driven environment uses function blocks that are virtually wired together and pass data to each other. The function blocks, which are selected from palette menus, range from arithmetic functions to advanced acquisition, control, and analysis routines. Also included are debugging tools, help windows, execution highlighting, single stepping, probes, and breakpoints to trace and monitor the data flow execution. LabVIEW can be used to create professional applications with minimal programming.

A Keithley VI palette provides standard virtual instruments (VIs) for LabVIEW that interface with your KPCI-3101–4 Series board through DriverLINX. The needed driver is provided on your DriverLINX CD-ROM.

## **Installing DriverLINX**

Refer to the instructions on the *Read this first* sheet and the manuals on the DriverLINX CD-ROM, both shipped with your board, for information on installing and using DriverLINX.

# Installing application software and drivers

#### Installing the TestPoint software and driver

The DriverLINX driver for TestPoint is provided as part of the TestPoint software. The driver therefore installs automatically when you install TestPoint.

You can install TestPoint application software, made by Capital Equipment Corporation (CEC), at any time — before or after installing DriverLINX and the KPCI-3101–4 Series board. For TestPoint installation instructions, consult the manual provided by CEC.

**NOTE** 

Before using TestPoint with the KPCI-3101–4 version of DriverLINX, check with CEC to ensure that your version of TestPoint is compatible with DriverLINX.

#### Installing the LabVIEW software and driver

A DriverLINX driver for LabVIEW is provided on your DriverLINX CD-ROM. The LabVIEW driver does not install automatically when you install DriverLINX and your board. You must first install the LabVIEW application program, then install the DriverLINX driver. Access the LabVIEW driver installation routine by starting setup.exe on the DriverLINX CD-ROM, then selecting LabVIEW Support from the Install These DriverLINX components screen.

Consult the manual provided by National Instruments for LabVIEW installation instructions.

# **Installing the board**

To install the board, perform the following steps:

- 1. Check the system requirements (Section 1, "Overview")
- 2. Set up the computer (page 3-5)
- 3. Select an expansion slot (page 3-5)
- 4. Insert the board into any available 32-bit or 64-bit PCI expansion slot in your computer (page 3-6)

**NOTE** 

The KPCI-3101–4 Series is factory-calibrated and requires no further adjustment prior to installation. If you decide later to recalibrate the board, refer to Section 5, "Calibration" for instructions.

## Setting up the computer

**CAUTION** 

To prevent electrostatic damage that can occur when handling electronic equipment, use a ground strap or similar device when performing this installation procedure.

- 1. Turn off the computer.
- 2. Turn off all peripherals (printer, modem, monitor, and so on) connected to the computer.
- 3. Unplug the computer and all peripherals.

slot, you cannot use the slot for an ISA board.

 Remove the cover from you computer. Refer to your computer's user manual for instructions.

# Selecting an expansion slot

- Select a 32-bit or 64-bit PCI expansion slot.
  PCI slots are shorter than ISA or EISA slots and are usually white or ivory. Commonly, three
  PCI slots (one of which may be a shared ISA/PCI slot) are available. If an ISA board exists
  in the shared slot, you cannot use the slot for a PCI board; if a PCI board exists in the shared
- 2. Remove the cover plate from the selected expansion slot. Retain the screw that held it in place; you will use it later to install the board.

## Inserting the KPCI-3101—4 series board in the computer

- 1. To discharge any static electricity, hold the wrapped board in one hand while placing your other hand firmly on a metal portion of the computer chassis.
- 2. Carefully remove the antistatic packing material from the board. (It is recommended that you save the original packing material in the unlikely event that your board requires servicing in the future.)
- 3. Hold the board by its edges and do not touch any of the components on the board.
- 4. Position the board so that the cable connectors are facing the rear of the computer, as shown in Figure 3-1.

Figure 3-1 Inserting the KPCI-3101–4 series board in the computer



PCI expansion slot bus connector

- 5. Carefully lower the board into the PCI expansion slot using the card guide to properly align the board in the slot. When the bottom of the board contacts the bus connector, gently press down on the board until it clicks into place.
- CAUTION Do not force the board into place. Moving the board from side to side during installation may damage the bus connector. If you encounter resistance when inserting the board, remove the board and try again.
- 6. Secure the board in place at the rear panel of the system unit using the screw removed from the slot cover.

# Configuring the board to work with DriverLINX

After physically installing the board, turn on and reboot the computer. The DriverLINX Plug and Play Wizard screen appears. Run the Wizard immediately by following the progressive instructions on the screen.

If you do not run the Wizard immediately, it will not appear the next time you reboot. You must then restart the Wizard from a batch file, as follows:

- 1. Open the Windows Explorer.
- 2. Double click on X:\DrvLINX4\Help\kcpi3100.bat, where X = the letter of the drive on which you installed DriverLINX.
- 3. The Wizard appears.

*NOTE* 

You can also start this batch file directly from the CD-ROM by double clicking on Y:\DrvLINX4\Help\kpci3100.bat, where Y = the drive letter of your CD-ROM drive.

## Checking the combined board and DriverLINX installations

Before making any connections to the board, check whether DriverLINX and your board are installed correctly and working together properly. Refer to Section 4, "Testing the Board" and the DriverLINX manuals.

Try starting the DriverLINX Analog I/O Panel. Proceed as follows:

- 1. In the Start menu, click Programs.
- 2. Find the **DriverLINX** → **Test Panels** folder, under which you should find the **AIO Panel** entry.
- 3. Click on the **AIO Panel** entry.
- 4. If a KPCI-3101–4 Series board is the only board in your computer installed under Driver-LINX or if the DriverLINX Analog I/O Panel lists the KPCI3101–4 board under Driver Selection, then DriverLINX and your board are installed properly and are working together.
- 5. If you cannot initially run the Analog I/O Panel, refer to Section 6, "Troubleshooting".

After DriverLINX and your board are installed properly and working together, continue with installation and wiring.

# Attaching the STA-300 screw terminal panel

Before you can wire signals, you first need to attach the STA-300 screw terminal panel to the KPCI-3101–4 Series board using the CAB-305 cable. The STA-300 screw terminal panel and the CAB-305 cable are offered by Keithley as accessories to the KPCI-3101–4 Series boards.

Connector J1 on the STA-300 brings out all of the signals from connector J1 on the KPCI-3101–4 Series board. Connector J2 on the STA-300 is provided for connecting a 5B01 or 5B08 signal conditioning backplane.

Figure 3-2 illustrates how to attach the STA-300 screw terminal panel to a KPCI-3101–4 Series board.

Figure 3-2
Attaching the STA-300 screw terminal panel to a KPCI-3101–4 series board



Figure 3-3 shows the layout of the STA-300 screw terminal panel.

*NOTE* The STA-300 panel is designed to fit inside a standard 4-inch by 8-inch plastic enclosure.

Figure 3-3 Layout of the STA-300 screw terminal panel



#### Jumper W1

The STA-300 screw terminal panel contains jumper W1, and jumpers W4 to W7. Jumper W1 provides a common ground sense (jumpers W4 to W7 are not used). The following subsections describe these jumpers.

**NOTE** 

The screw terminal panels are shipped with enough jumper plugs to select every possible configuration. Spare jumper plugs are stored on the panel itself (on the posts marked spare). Save these jumper plugs for future use.

#### Configuring Jumper W1 - Common Ground Sense

When shipped from the factory, jumper W1 connects the low side of the input amplifier (Amp Low) on the KPCI-3101–4 Series board to analog ground.

When using pseudo-differential analog inputs, remove jumper W1 and connect Amp Low to a remote common-mode voltage to reject offset voltages common to all 16 input channels. Refer to Figure 3-4 for an example of removing jumper W1. See page 3-15.

Figure 3-4
Removal of jumper W1 for remote ground sensing



the common mode voltage for all 16 analog inputs.

#### **Resistors**

Locations are provided on the STA-300 screw terminal panel for installing bias return and current shunt resistors. The following subsections describe these resistors and their use.

#### Configuring resistors R1 to R8 - Bias return

Resistor locations R1 to R8 connect the low side of analog input channels to analog ground. These resistor locations are typically used when connecting differential inputs to analog input channels 0 to 7, where R1 corresponds to analog input channel 0 and R8 corresponds to analog input channel 7.

The high side of the corresponding analog input channel returns the source input impedance through the bias return resistors to the low side of the channels, then to analog ground. Typical resistor values are  $1k\Omega$  to  $100k\Omega$  depending on the application. Refer to Figure 3-7 on page 3-18 for an example of using bias return resistors with differential inputs.

#### Configuring resistors R9 to R16 - Current shunt

Resistor locations R9 to R16 are typically used to convert current to voltage on channels 0 to 7, where R9 corresponds to analog input channel 0 and R16 corresponds to analog input channel 7.

The resistor location connects the high side of the channel to the low side of the corresponding channel, thereby acting as a shunt. If, for example, you add a  $250\Omega$  resistor to location R9, then connect a 4 to 20mA current loop input to channel 0, the input range is converted to 1 to 5V. Note that, depending on your application, you may need to use resistors R1 to R8 with resistors R9 to R16 for proper operation. Refer to Figure 3-9 on page 3-19 for an example of using current shunt resistors with current loop inputs.

# Screw terminal assignments

With the connector held up, the screw terminals on the right side of the STA-300 match pins 23 to 34 and pins 57 to 68 of the standard 68-pin connector on the KPCI-3101–4 Series boards; these screw terminals represent the analog I/O signal connections. The remaining screw terminals are located on the left side of the STA-300 screw terminal panel and are provided for the digital I/O, counter/timer, and +5V power signals.

The following subsections describe the screw terminal assignments on the STA-300 screw terminal panel by function.

## Analog input screw terminals

Table 3-1 lists the screw terminal (TB) assignments for analog input connections on the STA-300 screw terminal panel.

Table 3-1 **Analog input screw terminal assignments on the STA-300** 

|     |          |                                           | Resis                                       | tor Use                   |  |
|-----|----------|-------------------------------------------|---------------------------------------------|---------------------------|--|
| TB# | J1 Pin # | Description                               | Bias Return<br>Resistor                     | Current Shunt<br>Resistor |  |
| 1   | 68       | Analog Input 0                            | -                                           | R9                        |  |
| 2   | 67       | Analog Input 8/<br>Analog Input 0 Return  | R1                                          |                           |  |
| 3   | 34       | Analog Input 1                            | -                                           | R10                       |  |
| 4   | 33       | Analog Input 9/<br>Analog Input 1 Return  | R2                                          |                           |  |
| 5   | 66       | Analog Input 2                            | -                                           | R11                       |  |
| 6   | 65       | Analog Input 10/<br>Analog Input 2 Return | R3                                          |                           |  |
| 7   | 32       | Analog Input 3                            | -                                           | R12                       |  |
| 8   | 31       | Analog Input 11/<br>Analog Input 3 Return | R4                                          |                           |  |
| 9   | 64       | Analog Input 4                            | -                                           |                           |  |
| 10  | 63       | Analog Input 12/<br>Analog Input 4 Return | R5                                          | R13                       |  |
| 11  | 30       | Analog Input 5                            | -                                           |                           |  |
| 12  | 29       | Analog Input 13/<br>Analog Input 5 Return | R6                                          | R14                       |  |
| 13  | 62       | Analog Input 6                            | -                                           |                           |  |
| 14  | 61       | Analog Input 14/<br>Analog Input 6 Return | R7                                          | R15                       |  |
| 15  | 28       | Analog Input 7                            | -                                           | R16                       |  |
| 16  | 27       | Analog Input 15/<br>Analog Input 7 Return | R8                                          |                           |  |
| 17  | 26       | Amp Low                                   | Jumper W1 Connects Amp Low to Analog Ground |                           |  |
| 18  | 25       | Analog Ground                             |                                             |                           |  |

## Analog output and power screw terminals

Table 3-2 lists the screw terminal (TB) assignments for analog output and power connections on the STA-300 screw terminal panel.

Table 3-2 **Analog output and power screw terminal assignments on the STA-300** 

| TB # | J1 Pin # | Description     |  |
|------|----------|-----------------|--|
| 19   | 58       | DAC0 Output     |  |
| 20   | 57       | DAC0 Return     |  |
| 21   | 60       | DAC0 Reference  |  |
| 22   | 23       | DAC1 Return     |  |
| 23   | 24       | DAC1 Output     |  |
| 24   | 59       | DAC1 Reference  |  |
| 41   | 1        | +5V Output @ 1A |  |
| 42   | 35       | Power Ground    |  |

# Counter/Timer and digital I/O screw terminals

Table 3-3 lists the screw terminal (TB) assignments for digital I/O connections on the STA-300 screw terminal panel.

Table 3-3
Counter/Timer and digital I/O screw terminal assignments on the STA-300

| TB# | J1 Pin# | Description           | TB# | J1 Pin# | Description                |
|-----|---------|-----------------------|-----|---------|----------------------------|
| 25  | 42      | Digital Ground        | 50  | 16      | Digital I/O Port A, Line 1 |
| 26  | 41      | User Clock Input 0    | 51  | 49      | Digital I/O Port A, Line 2 |
| 27  | 40      | User Counter Output 0 | 52  | 15      | Digital I/O Port A, Line 3 |
| 28  | 39      | External Gate 0       | 53  | 48      | Digital I/O Port A, Line 4 |
| 29  | 8       | Digital Ground        | 54  | 14      | Digital I/O Port A, Line 5 |
| 30  | 7       | User Clock Input 1    | 55  | 47      | Digital I/O Port A, Line 6 |
| 31  | 6       | User Counter Output 1 | 56  | 13      | Digital I/O Port A, Line 7 |
| 32  | 5       | External Gate 1       | 57  | 46      | Digital I/O Port B, Line 0 |
| 33  | 8       | Digital Ground        | 58  | 12      | Digital I/O Port B, Line 1 |
| 34  | 36      | User Clock Input 2    | 59  | 45      | Digital I/O Port B, Line 2 |
| 35  | 37      | User Counter Output 2 | 60  | 11      | Digital I/O Port B, Line 3 |
| 36  | 38      | External Gate 2       | 61  | 44      | Digital I/O Port B, Line 4 |
| 37  | 42      | Digital Ground        | 62  | 10      | Digital I/O Port B, Line 5 |
| 38  | 2       | User Clock Input 3    | 63  | 43      | Digital I/O Port B, Line 6 |
| 39  | 3       | User Counter Output 3 | 64  | 9       | Digital I/O Port B, Line 7 |
| 40  | 4       | External Gate 3       | 65  | 54      | Digital I/O Port C, Line 0 |
| 41  | 1       | +5V Output @ 1A       | 66  | 20      | Digital I/O Port C, Line 1 |

TB# J1 Pin # TB# J1 Pin # | Description Description 42 35 Power Ground 67 53 Digital I/O Port C, Line 2 55 19 43, Digital Ground 68 Digital I/O Port C, Line 3 44. 45 52 Digital I/O Port C, Line 4 46 56 External A/D Trigger 69 47 21 Digital Ground 70 18 Digital I/O Port C, Line 5 48 22 External A/D Sample Clock 71 51 Digital I/O Port C, Line 6 Input 72 49 50 Digital I/O Port A, Line 0 17 Digital Ground

Table 3-3 (cont.)

Counter/Timer and digital I/O screw terminal assignments on the STA-300 (cont.)

**NOTE** 

If you are connecting a high-speed clock to the STA-300, it is recommended that you connect the return to the adjacent ground screw terminal.

Table 3-4 lists the screw terminal assignments for connector J2 on the STP300 screw terminal panel.

Table 3-4
Pin Assignment for Connector J2 on the STA-300

| Pin Number* | Description     | Pin Number | Description     |
|-------------|-----------------|------------|-----------------|
| 1           | Analog Input 0  | 14         | Analog Input 12 |
| 2           | Analog Input 8  | 15         | Analog Ground   |
| 3           | Analog Ground   | 16         | Analog Input 13 |
| 4           | Analog Input 9  | 17         | Analog Input 5  |
| 5           | Analog Input 1  | 18         | Analog Ground   |
| 6           | Analog Ground   | 19         | Analog Input 6  |
| 7           | Analog Input 2  | 20         | Analog Input 14 |
| 8           | Analog Input 10 | 21         | Analog Ground   |
| 9           | Analog Ground   | 22         | Analog Input 15 |
| 10          | Analog Input 11 | 23         | Analog Input 7  |
| 11          | Analog Input 3  | 24         | Analog Ground   |
| 12          | Analog Ground   | 25         | Amp Low         |
| 13          | Analog Input 4  | 26         | Not Connected   |

<sup>\*</sup>Signals Analog Input 8 to Analog Input 15 are not available on the MB-05 backplane.

**NOTE** 

Connector J2 can be used to attach an MB-01/MB-05 signal conditioning backplane (optional) via cable C2600. If used with this accessory, the KPCI-3101-4 series board must be configured for singled-ended inputs. Then instead of connecting inputs to terminals of the STA-300, wire them to the corresponding analog inputs of the MB backplane.

#### **Power**

A +5V output signal (TB41) is available on the STA-300 screw terminal panel for low current signal conditioning applications up to 1A.

# Wiring signals

This section describes how to wire signals to the STA-300 screw terminal panel.

CAUTION To avoid electrical damage, ensure that power is turned off to the computer and to any attached devices before wiring signals to the STA-300 screw terminal panel.

TIP When first installing the board, try wiring a function generator or a known voltage source to analog input channel 0 (use the differential configuration), an oscilloscope or voltage meter to analog output channel 0, a digital input to digital I/O Port A, and an external clock or scope to counter/timer channel 0. Then, run DriverLINX Analog I/O Panel to verify that the board is operating properly. Once you have determined that the board is operating properly, wire the signals according to your applications requirements.

Keep the following recommendations in mind when wiring signals to the STA-300 screw terminal panel:

- Use individually shielded twisted-pair wire (size 14 to 26 AWG) when using the KPCI-3101–4 Series board in a highly noisy electrical environment.
- Separate power and signal lines by using physically different wiring paths or conduits.
- To avoid noise, do not locate the STA-300 screw terminal panel and cabling next to sources that produce high electro-magnetic fields such as: large electric motors, power lines, solenoids, and electric arcs, unless the signals are enclosed in a mumetal shield.

# Connecting analog input signals

- The STA-300 screw terminal panel supports both voltage and current loop inputs. You can connect analog input voltage signals to the STA-300 in the following configurations:
- **Single-ended** Choose this configuration when you want to measure high-level signals, when noise is not significant, when the source of the input is close to the STA-300 screw terminal panel, and when all the input signals are referred to the same common ground. When you choose the single-ended configuration, all 16 analog input channels are available.
- Pseudo-Differential Choose this configuration when noise or common-mode voltage (the difference between the ground potentials of the signal source and the ground of the STA-300 screw terminal panel or between the grounds of other signals) exists and the differential configuration is not suitable for your application. This option provides less noise rejection than the differential configuration; however, all 16 analog input channels are available.
- **Differential** Choose this configuration when you want to measure low-level signals (less than 1V), when you are using an A/D converter with high resolution (> 12 bits), when noise is a significant part of the signal, or when common-mode voltage exists. When you choose the differential configuration, eight analog input channels are available.

**NOTE** It is recommended that you connect all unused analog input channels to analog ground.

This section describes how to connect single-ended, pseudo-differential, and differential voltage inputs, as well as current loop inputs to the STA-300 screw terminal panel.

#### Connecting single-ended voltage inputs

Figure 3-5 shows how to connect single-ended voltage inputs (channels 0, 1, and 8, in this case) to the STA-300 screw terminal panel.

Figure 3-5
Connecting single-ended voltage inputs (shown for channels 0, 1, and 8)



## Connecting pseudo-differential voltage inputs

Figure 3-6 shows how to connect pseudo-differential voltage inputs (channels 0, 1, and 8, in this case) to the STA-300 screw terminal panel.

Figure 3-6 Connecting pseudo-differential voltage inputs (shown for channels 0, 1, and 8)



 <sup>\*</sup> Make this connection as close to V<sub>IN</sub> sources as possible to reduce ground loop errors.
 V<sub>cm</sub> is the common mode voltage for all 16 analog inputs.

#### Connecting differential voltage inputs

Figure 3-7A illustrates how to connect a floating signal source to the STA-300 screw terminal panel using differential inputs. (A floating signal source is a voltage source that has no connection with earth ground.) You need to provide a bias return path by adding resistors R1 to R8 for channels 0 to 7, respectively, for floating signal sources.

If the input signal is +10V, then the common mode voltage could be 1V. Theoretically, the resistor value ( $R_b$ ) should be 1V divided by the input bias current (20nA) or  $50M\Omega$ . However, when you add noise from external sources to the high impedance, a resistor value of  $100\Omega$  to  $100k\Omega$  is more practical.

In Figure 3-7B, the signal source itself provides the bias return path; therefore, you do not need to use bias return resistors.  $R_s$  is the signal source resistance while  $R_v$  is the resistance required to balance the bridge. Note that the negative side of the bridge supply must be returned to analog ground.

Figure 3-7
Connecting differential voltage inputs (shown for channel 0)





Note that since they measure the difference between the signals at the high (+) and low (-) inputs, differential connections usually cancel any common-mode voltages, leaving only the signal. However, if you are using a grounded signal source and ground loop problems arise, connect the differential signals to the STA-300 screw terminal panel as shown in Figure 3-8. In this case, make sure that the low side of the signal (-) is connected to ground at the signal source, not at the STA-300 screw terminal panel, and do not tie the two grounds together.

Figure 3-8
Connecting differential voltage inputs from a grounded signal source (shown for channel 0)



Resistor R1 should be installed for bias return in case the external ground is floating.

#### **Connecting current loop inputs**

Figure 3-9 shows how to connect a current loop input (channel 0, in this case) to the STA-300 screw terminal panel.

Figure 3-9
Connecting current inputs (shown for channel 0)



Use current shunt resistor R9 to convert current to voltage;  $250\Omega$  for 4 to 20mA = 1 to 5V. The common-side of the external loop supply must either connect to analog ground or, if needed, to a bias return resistor (R1 in this case).

# Connecting analog output signals

Figure 3-10 shows how to connect an analog output voltage signal (channel 0, in this case) to the STA-300 screw terminal panel using an external +10V reference.

Figure 3-10
Connecting analog output voltages using an external +10V reference (shown for channel 0)



If you do not connect the Analog Output Reference to TB21, the board provides an internal +10V reference, as shown in Figure 3-11.

Figure 3-11 Connecting analog output voltages using the board's internal +10V reference (shown for channel 0)



# Connecting digital I/O signals

Figure 3-12 shows how to connect digital input signals (lines 0 and 1 of digital Port A, in this case) to the STA-300 screw terminal panel.

Figure 3-12 Connecting digital inputs (shown for channels 0 and 1, port A)



Figure 3-13 shows how to connect a digital output signal (line 0 of digital Port B, in this case) to the STA-300 screw terminal panel.

Figure 3-13 Connecting digital outputs (shown for channel 0, port B)



#### Connecting counter/timer signals

The KPCI-3101–4 Series board and STA-300 screw terminal panel provide counter/timer channels that you can use to perform the following operations:

- Event counting
- Frequency measurement
- Pulse output (rate generation, one-shot, and repetitive one-shot)

This section describes how to connect counter/timer signals to perform these operations. Refer to "Counter/Timer features" on page 2-19 for more information on using the counter/timers.

#### Connecting event counting signals

Figure 3-14 shows one example of connecting event counting signals to the STA-300 screw terminal panel using user counter 0. In this example, rising clock edges are counted while the gate is active.

Figure 3-14 Connecting event counting signals (shown for clock input 0 and external gate 0)



Figure 3-15 shows another example of connecting event counting signals to the STA-300 screw terminal panel using user counter 0. In this example, a software gate is used to start the event counting operation.

Figure 3-15
Connecting event counting signals without an external gate input (shown for clock input 0)



Figure 3-16 shows an example of how to cascade two counters externally to perform an event counting operation using user counters 0 and 1. Note that you can also internally cascade counters using software; if you internally cascade the counters, you do not need to make the external cascading connections. Note also that this example shows the use of an external gate; however, this connection is not required.

Figure 3-16
Cascading counters (shown for event counting using counters 0 and 1 and external gate 0)



#### Connecting frequency measurement signals

This section describes two examples of how to connect frequency measurement signals to the STA-300 screw terminal panel.

The first configuration uses the same wiring as an event counting application that does not use an external gate signal (see Figure 3-15 on page 3-23); the software uses the Windows timer to specify the duration of the frequency measurement. In this configuration, the frequency of the clock input is the number of counts divided by the duration of the Windows timer.

If you need more accuracy than the Windows timer provides, you can connect a pulse of a known duration (such as a one-shot output of another user counter) to the external gate input, as shown in Figure 3-17. In this configuration, the frequency of the clock input is the number of counts divided by the period of the external gate input.

Figure 3-17
Connecting frequency measurement signals (shown for clock input 0 and external gate 0)



#### Connecting pulse output signals

Figure 3-18 shows one example of connecting pulse output signals to the STA-300 screw terminal panel using user counter 0.

Figure 3-18 Connecting pulse output signals (shown for counter output 0 and gate 0)



Figure 3-19 shows an example of how to externally cascade two counters to perform a rate generation operation using user counters 0 and 1. Note that you can also cascade counters internally using software; if you internally cascade the counters, you do not need to make the external cascading connections. In this example, counter 1 gate is logic high.

Figure 3-19
Cascading counters (shown for rate generation using counters 0 and 1 and external gate 0)



Figure 3-20 shows an example of how to cascade two counters externally to perform a one-shot operation using user counters 0 and 1. Note that you can also internally cascade counters using software; if you internally cascade the counters, you do not need to make the external cascading connections. In this example, counter 0 gate is logic high.

Figure 3-20 Cascading counters (shown for one-shot using counters 0 and 1 and external gate 1)



#### Attaching the STP-68 screw terminal panel

The smaller STP-68 screw terminal panel may be used instead of the STA-300. First attach the 68-pin connector to the KPCI-3101–4 Series board using the CAB-305 cable. There is one-to-one correspondence between connector pins and terminals (for example, pin 1 corresponds to terminal 1; pin 22 corresponds to terminal 22, etc). See Table B-1 for pin (terminal) assignments.

## 4 Testing the Board

The test panels are small applications programs within DriverLINX that allow you to perform limited data acquisition functions. You can use the panels to do tasks such as:

- Monitor one or two analog input channels on-screen.
- Set the levels of one or two analog output channels.
- Monitor and set digital input and output bits.

Test panels are designed primarily for testing the functions of your board. However, one panel in particular—the Analog I/O panel—can be useful for limited routine tasks.

This section describes how to use the DriverLINX Analog I/O Panel and DriverLINX Test Panel utilities to verify the operation of your KPCI-3101–4 Series board.

#### DriverLINX analog I/O panel

The DriverLINX Analog I/O Panel is an application that demonstrates analog input/output using DriverLINX. With the Analog I/O Panel you can:

- Analyze analog signals using the two-channel Oscilloscope.
- Measure analog voltages using the Digital Volt Meter.
- Output DC Level voltages using the Level Control.
- Set and read all digital input and output bits on your board.

The Analog I/O Panel is useful for:

- Testing the KPCI-3101–4 Series board DriverLINX installation and configuration.
- Verifying signal inputs to your KPCI-3101–4 Series board.
- Sending test signals to external devices.
- Controlling the DC output voltages of two analog output channels.
- Setting and reading all digital input and output bits on your board.

Start the DriverLINX Analog I/O Panel as follows:

- 1. In the **Start** menu, click **Programs**.
- Find the DriverLINX → Test Panels folder, under which you should find the AIO Panel entry.
- 3. Click on the AIO Panel entry. The Analog I/O Panel setup screen appears.
  - If a KPCI-3101–4 Series board is the only board in your computer installed under Driver-LINX, only one item appears under Driver Selection.
  - If more than one type of board is installed in your computer under DriverLINX, the Analog I/O Panel will list multiple drivers under **Driver Selection** and multiple devices listed under **Device Selection** (for example, **Device0**, **Device1**, etc.). Your board type and device number may not be displayed initially. If so, click the scroll buttons next to the Driver Selection and Device Selection text boxes until your KPCI-3101—4 board type and device number are displayed.
- 4. Select the Logical Device you want to operate by dragging the pointer in the Device Selection section. The Analog I/O Panel displays the Scope, Meter, Level control tabs, and Digital I/O, depending on the capabilities of your KPCI-3101–4 board.
- 5. The Scope uses two analog input channels, referred to as ChA and ChB. Drag the channel selectors in the AI Channel Mapping section to map them to different channel numbers.

- 6. The Analog I/O Level Control determines the DC output voltages of two analog output channels.
- 7. The Digital I/O Control allows you to set and read all digital input and output bits on your board.

You can now select the Scope, Meter, Level Control, and Digital I/O tabs to operate your KPCI-3101–4 Series board.

NOTE The SST (Sine, Square, and Triangle) Signal Generator function is not available for the KPCI-3102 and KPCI-3104 boards because their analog outputs have insufficient buffering for waveform quality.

The KPCI-3101–4 Series boards are calibrated at the factory and should not require calibration for initial use. It is recommended that you check and, if necessary, readjust the calibration of the analog I/O circuitry on the KPCI-3101–4 Series boards every six months.

**NOTE** 

Ensure that you installed the DriverLINX software prior to using the DriverLINX KPCI-3101–4 Series Calibration Utility. Refer to the DriverLINX Online Documentation for more information.

This section describes how to run the KPCI-3101–4 Series DriverLINX Calibration Utility and calibrate the analog I/O circuitry of the KPCI-3101–4 Series boards.

#### Introduction

Your KPCI-3101–4 Series board was initially calibrated at the factory. You are advised to check the calibration of a board every six months and to calibrate again when necessary. This section provides the information you need to calibrate a KPCI-3101–4 Series board.

#### **Objectives**

For analog inputs, the objective of this procedure is to zero the offsets and adjust the combined gain of the A/D converter and instrumentation amplifier. For analog outputs, the objective is to independently zero the offset and adjust the gain for each of the digital-to-analog converters (DACs) on your KPCI-3101–4 Series board.

#### Calibration summary

Analog inputs and outputs are calibrated using a DC calibrator, a DVM/DMM, and the Driver-LINX Calibration Utility. (The DriverLINX Calibration Utility was installed on your computer when you installed the DriverLINX software.) No calibration potentiometers must be adjusted. Instead, on-board trimming digital-to-analog converters (trim DACs) are adjusted digitally through the Calibration Utility software. No test points on the board are used. Only connections to the I/O connector pins, via a screw terminal accessory, are needed.

Each of the twelve unipolar and twelve bipolar analog input ranges is individually calibrated. For each range, three eight-bit trim-DAC values are searched for and then adjusted: a gain value, a coarse-offset value, and a fine-offset value. Therefore, a complete analog input calibration involves 72 adjustments: 2 polarities × 12 gains/polarity × 3 adjustments/gain.

#### **Equipment**

The following equipment is needed to calibrate your KPCI-3101–4 Series board:

- A digital voltmeter (DVM) or digital multimeter (DMM) accurate to 6-1/2 digits, such as a Keithley Model 2000.
- An STA-300 screw terminal accessory to make analog connections to the board.
- A Keithley CAB-305 cable to connect the screw terminal accessory to the I/O connector of the KPCI-3101-4 board.
- A DC calibrator or precisely adjustable and metered power supply having up to a 10VDC range and accurate to 6½ digits.

#### Calibration procedure

This section describes the steps required to calibrate the analog inputs and outputs of your KPCI-3101–4 Series board.

#### Preparing for the calibrations

Prepare your system for calibration as follows:

- 1. Warm up the calibrator and the DVM/DMM.
- 2. Turn OFF the host computer.
- Connect the STA-300 screw terminal accessory to your KPCI-3101-4 Series board, using the CAB-305 cable. Refer to Section 3, "Installation and Configuration" for more information about connecting these accessories.
- 4. Turn ON the host computer.
- 5. Start the calibration utility as follows:
  - a. Click on the Windows Start tab.
  - b. In the **Start** menu, click **Programs**.
  - c. Find the DriverLINX folder and click the Test Panels → KPCI-3101–4 Series Calibration Utility entry. The Select DriverLINX Device dialog box appears.
  - d. In the Select DriverLINX Device dialog box, select your board and click **OK**. The KPCI-3101–4 Series Calibration Utility dialog box appears.

#### Calibrating the analog inputs

In this part of the procedure, offset and gain adjustments for the analog input and A/D Converter (ADC) circuits are made. Do the following:

- 1. In the KPCI-3101–4 Series Calibration Utility dialog box, click the **A/D Calibration** tab. The A/D Calibration dialog box appears.
- 2. To calibrate the analog inputs, follow the on-screen instructions in the The A/D Calibration dialog box.
- 3. When finished with the analog input calibration, continue with the next section, "Calibrating the analog outputs."

#### Calibrating the analog outputs

The KPCI-3101–4 Series boards each have two independent analog outputs, provided by two digital-to-analog converters (DACs or D/A converters). In this part of the procedure, offset and gain adjustments for the DACs are made. Do the following:

- 1. In the KPCI-3101–4 Series Calibration Utility dialog box, click the **D/A Calibration** tab. The D/A Calibration dialog box appears.
- 2. To calibrate each DAC, follow the on-screen instructions in the D/A Calibration dialog box.

#### General checklist

Should you experience problems using the KPCI-3101–4 Series board, please follow these steps:

- 1. Read all the appropriate sections of this manual. Make sure that you have added any "Read This First" information to your manual and that you have used this information.
- 2. Check your distribution disk for a README file and ensure that you have used the latest installation and configuration information available.
- 3. Check that your system meets the requirements stated in this manual.
- 4. Check that you have installed your hardware properly using the instructions in this manual.
- 5. Check that you have installed and configured DriverLINX properly using the instructions in the *DriverLINX manuals* that come with the DriverLINX software.

If your KPCI-3101–4 Series board is not operating properly, use the information in this section to help you isolate the problem. If the problem appears serious enough to require technical support, refer to page 6-6 for information on how to contact an applications engineer.

If you encounter a problem with a KPCI-3101–4 Series board, use the instructions in this section to isolate the cause of the problem before calling Keithley for technical support.

#### Using the DriverLINX event viewer

The DriverLINX Event Viewer displays the Windows system event log. Applications and hardware drivers make entries in the system event log to assist in predicting and troubleshooting hardware and software problems.

DriverLINX uses the event log to report problems during driver loading or unexpected system errors. The event log can assist in troubleshooting resource conflicts and DriverLINX configuration errors. If you are having trouble configuring or initializing a Logical Device, check the event log for information from the DriverLINX driver.

Using the DriverLINX Event Viewer, you can view, save and e-mail DriverLINX event log entries under Windows 95/98 or Windows NT. DriverLINX event log entries can help you or technical support troubleshoot data-acquisition hardware and software problems.

#### **Device initialization error messages**

During device initialization, DriverLINX performs a thorough test of all possible subsystems on the KPCI-3101–4 Series board as well as the computer interface. If DriverLINX detects any problems or unexpected responses, it reports an error message to help isolate the problem. The device initialization error messages fall into three basic categories:

- "Device not found" Board address does not match hardware setting or conflicts with another board. Verify the board's address settings. Also, don't confuse hexadecimal with decimal addresses in the DriverLINX Device Configure dialog box.
- "Invalid IRQ level" or "Invalid DMA level" Selected level does not match hardware setting, conflicts with another board's IRQ/DMA levels, or is dedicated to the computer's internal functions (COM port, disk drive controller, network adapter, etc.).
- "Hardware does not match configuration" Operating mode/range switch or jumper setting does not match selection(s) made in the DriverLINX Device Configuration dialog box.

#### **Problem isolation**

If you encounter a problem with a KPCI-3101–4 Series board, perform the following steps to determine whether the problem is in the computer, in the KPCI-3101–4 Series board, or in the I/O circuitry:

- 1. Remove power connections to the host computer.
- 2. Unplug the accessory connector(s) or cable(s) from the KPCI-3101–4 Series board(s), keeping the connections intact on the accessory or expansion board(s).
- 3. Remove the KPCI-3101–4 Series board(s) from the computer and visually check for damage. If a board is obviously damaged, refer to page 6-7 for information on returning the board.
- 4. With the KPCI-3101–4 Series board(s) out of the computer, check the computer for proper operation. Power up the computer and perform any necessary diagnostics.
- When you are sure that the computer is operating properly, remove computer power again, and install a KPCI-3101–4 Series board that you know is functional. Do not make any I/O connections.
- Apply computer power and check operation with the functional KPCI-3101–4 Series board in place. This test checks the computer accessory slot. If you are using more than one KPCI-3101–4 Series board, check the other slots you are using.
- 7. If the accessory slots are functional, check the I/O hookups. Connect the accessory and expansion boards, one at a time, and check operation.
- 8. If operation is normal, the problem is in the KPCI-3101–4 Series board(s) originally in the computer. Try the KPCI-3101–4 Series board(s) one at a time in the computer to determine which is faulty. Use the troubleshooting information in the next section to try to isolate the problem.
- 9. If you cannot isolate the problem, refer to Appendix C for a more detailed problem isolation scheme.
- 10. If you cannot isolate the problem after further investigation, refer to page 6-6 for instructions on getting technical support.

#### **Troubleshooting table**

If you still experience problems, try using the information in Table 6-1 to isolate and solve the problem. If you cannot identify the problem, refer to "Technical support".

Table 6-1 **Troubleshooting problems** 

| Symptom                    | Possible Cause                                                                                                    | Possible Solution                                                                                                                                                                                 |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Board does not respond     | The board configuration is incorrect.                                                                             | Check the configuration of your device driver to ensure that the board name and type are correct.                                                                                                 |  |
|                            | The board is incorrectly aligned in a PCI expansion slot.                                                         | Check that the slot in which your KPCI-3101–4 Series board is located is a PCI slot and that the board is correctly seated in the slot.                                                           |  |
|                            | The board is damaged.                                                                                             | Contact Keithley Instruments.                                                                                                                                                                     |  |
| Intermittent operation     | Loose connections or vibrations exist.                                                                            | Check your wiring and tighten any loose connections or cushion vibration sources.                                                                                                                 |  |
|                            | The board is overheating.                                                                                         | Check environmental and ambient temperature; consult the board's specifications in the Appendix of this manual and the documentation provided by your computer manufacturer for more information. |  |
|                            | Electrical noise exists.                                                                                          | Check your wiring and either provide better shielding or reroute unshielded wiring.                                                                                                               |  |
| Data appears to be invalid | An open connection exists.                                                                                        | Check your wiring and fix any open connections.                                                                                                                                                   |  |
|                            | A transducer is not connected to the channel being read.                                                          | Check the transducer connections.                                                                                                                                                                 |  |
|                            | The board is set up for differential inputs while the transducers are wired as single-ended inputs or vice versa. | Check your wiring and ensure that what you specify in software matches your hardware configuration.                                                                                               |  |
| Computer does not boot     | Board is not seated properly.                                                                                     | Check that the slot in which your KPCI-3101–4 Series board is located is a PCI slot, that the board is correctly seated in the slot, and that the board is secured in the slot with a screw.      |  |
|                            | The power supply of the computer is too small to handle all the system resources.                                 | Check the power requirements of your system resources and, if needed, get a larger power supply; consult the board's specifications in the Appendix of this manual.                               |  |
| System lockup              | Board is not seated properly.                                                                                     | Check that the slot in which your KPCI-3101–4 Series board is located is a PCI slot, that the board is correctly seated in the slot, and that the board is secured in the slot with a screw.      |  |

Refer to the following paragraphs to further isolate the problem.

#### Testing the board and host computer

To isolate the problem to the KPCI-3101–4 board or to the host computer, use the following steps.

#### CAUTION Removing a board with the power ON can cause damage to your board and/or computer.

- 1. Turn the power to the host computer OFF, and remove power connections to the computer.
- While keeping connections to accessories intact, unplug the cable to the main I/O connector
  of the KPCI-3101-4 board.
- 3. Remove the board from the computer and visually check for damage. If a board is obviously damaged, refer to "Technical support" for information on returning the board.
- 4. With the KPCI-3101—4 board out of the computer, check the computer for proper operation. Power up the computer and perform any necessary diagnostics.

At this point, if you have another KPCI-3101–4 board that you know is functional, you can test the slot and I/O connections using the instructions in the next section. If you do not have another board, call Technical Support.

#### Testing the accessory slot and I/O connections

When you are sure that the computer is operating properly, test the computer accessory slot and I/O connections using another KPCI-3101–4 board that you know is functional. To test the computer accessory slot and the I/O connections, follow these steps:

- 1. Remove computer power again, and install a KPCI-3101–4 board that you know is functional. Do not make any I/O connections.
- Turn computer power ON and check operation with the functional board in place. This test checks the computer accessory slot. If you were using more than one board when the problem occurred, use the functional board to also test the other slot.
- 3. If the accessory slots are functional, use the functional board to check the I/O connections. Reconnect and check the operation of the I/O connections, one at a time.
- 4. If operation fails for an I/O connection, check the individual inputs one at a time for shorts and opens.
- 5. If operation remains normal to this point, the problem is in the KPCI-3101–4 board(s) originally in the computer. If you were using more than one board, try each board one at a time in the computer to determine which is faulty.
- 6. If you cannot isolate the problem, refer to the following paragraph for information on obtaining technical support.

#### **Technical support**

Before returning any equipment for repair, call Keithley for technical support at:

#### 1-888-KEITHLEY Monday - Friday, 8:00 a.m. – 5:00 p.m., Eastern Time

An applications engineer will help you diagnose and resolve your problem over the telephone.

Please make sure you have the following information available before calling the factory for technical support:

| KPCI-3101–4 Board<br>Configuration | Model Serial # Revision code Base address setting Interrupt level setting Number of channels |  |
|------------------------------------|----------------------------------------------------------------------------------------------|--|
| Computer                           | Manufacturer CPU type Clock speed (MHz) KB of RAM Video system BIOS type                     |  |
| Operating System                   | DOS version<br>Windows version<br>Windows mode                                               |  |
| Software Package                   | Name<br>Serial #<br>Version<br>Invoice/Order #                                               |  |
| Compiler (if applicable)           | Language<br>Manufacturer<br>Version                                                          |  |
| Accessories                        | Type Type Type Type Type Type Type Type                                                      |  |

#### **Returning equipment to Keithley**

If a telephone resolution is not possible, the applications engineer will issue you a Return Material Authorization (RMA) number and ask you to return the equipment. Include the RMA number with any documentation regarding the equipment.

When returning equipment for repair, include the following information:

- Your name, address, and telephone number.
- The invoice or order number and date of equipment purchase.
- A description of the problem or its symptoms.
- The RMA number on the outside of the package.

Repackage the equipment, using the original anti-static wrapping, if possible, and handle it with ground protection. Ship the equipment to:

ATTN.: RMA# \_\_\_\_\_ Repair Department Keithley Instruments, Inc. 28775 Aurora Road Cleveland, Ohio 44139

Telephone 1-888-KEITHLEY FAX (440) 248-6168

NOTE If you

If you are submitting your equipment for repair under warranty, you must include the invoice number and date of purchase.

To enable Keithley to respond as quickly as possible, you must include the RMA number on the outside of the package.

## **A Specifications**

Table A-1 lists the specifications for the A/D subsystem.

Table A-1 **A/D subsystem specifications** 

|                                                                        | KPCI-3101/302                                 | KPCI-3103/304                                 |  |
|------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|--|
| Feature                                                                | Specifications                                | Specifications                                |  |
| Number of analog inputs Single-ended/ pseudo-differential Differential | 16<br>8                                       |                                               |  |
| Number of gains                                                        | 4 (1, 2, 4, 8)                                |                                               |  |
| Resolution                                                             | 12 bits                                       | 12 bits                                       |  |
| Data encoding                                                          | Offset binary                                 |                                               |  |
| System accuracy (full-scale)  Gain = 1  Gain = 2  Gain = 4  Gain = 8   | 0.03%<br>0.04%<br>0.05%<br>0.05%              | 0.03%<br>0.04%<br>0.05%<br>0.05%              |  |
| Nonlinearity (integral)                                                | ±1.0 LSB                                      | ±1.0 LSB                                      |  |
| Differential linearity                                                 | ±0.5 LSB (no missing codes)                   | ±0.5 LSB (no missing codes)                   |  |
| Range (V)<br>Bipolar                                                   | ±1.25, 2.5, 5, 10                             | ±1.25, 2.5, 5, 10                             |  |
| Unipolar                                                               | 0 to 1.25,<br>0 to 2.5,<br>0 to 5,<br>0 to 10 | 0 to 1.25,<br>0 to 2.5,<br>0 to 5,<br>0 to 10 |  |
| Drift<br>Zero                                                          | ±30μV+ (+20μV * Gain)/°C                      | ±30μV+ (+20μV * Gain)/°C                      |  |
| Gain                                                                   | ±30ppm/°C                                     | ±30ppm/°C                                     |  |
| Input impedance Off On                                                 | 100MΩ, 10pF<br>100MΩ, 100pF                   |                                               |  |
| Input bias current                                                     | ±20nA                                         |                                               |  |
| Common mode voltage                                                    | ±11V maximum (operational                     | )                                             |  |
| Maximum input voltage                                                  | ±40V maximum (protection)                     |                                               |  |
| A/D converter noise                                                    | 0.3 LSB rms                                   |                                               |  |
| Amplifier input noise                                                  | 20μV rms +<br>(10μV rms*gain)                 | 20μV rms +<br>(10μV rms*gain)                 |  |
|                                                                        | 200pA rms (current)                           | 200pA rms (current)                           |  |
| Channel-to-channel offset                                              | ±40.0μV                                       |                                               |  |
| Channel acquisition time                                               | 3µs                                           | 1µs                                           |  |
| A/D conversion time                                                    | 6.6µs                                         | 3μs                                           |  |

Table A-1 **A/D subsystem specifications (cont.)** 

|                                     | KPCI-3101/302                                         | KPCI-3103/304                  |  |  |  |
|-------------------------------------|-------------------------------------------------------|--------------------------------|--|--|--|
| Feature                             | Specifications                                        | Specifications                 |  |  |  |
| Effective number of bits (ENOB)     | 11.5 bits                                             | 11.5 bits                      |  |  |  |
| Total Harmonic Distortion           | -80 dB typical                                        | -80 dB typical                 |  |  |  |
| Channel crosstalk                   | -80 dB @ 1kHz                                         |                                |  |  |  |
| Data throughput                     |                                                       |                                |  |  |  |
| Single analog channel               | 225kSamples/s<br>(0.03% accuracy)                     | 400kSamples/s (0.03% accuracy) |  |  |  |
| Multiple channels (scan)            | 225kSamples/s<br>(0.05% accuracy)                     | 400kSamples/s (0.05% accuracy) |  |  |  |
|                                     | 200kSamples/s (.03% accuracy)                         | 360kSamples/s (0.03% accuracy) |  |  |  |
| Single digital channel              | 3MSamples/s                                           | 3MSamples/s                    |  |  |  |
| External A/D sample clock           |                                                       |                                |  |  |  |
| Input type                          | Schmitt trigger, falling-edge sensitive 1 HCT14 (TTL) |                                |  |  |  |
| Input load High-level input voltage |                                                       | 2.0V minimum                   |  |  |  |
| Low-level input voltage             | 0.8V maximum                                          |                                |  |  |  |
| Hysteresis                          | 0.4V (minimum); 1.5V (maximum)                        |                                |  |  |  |
| High-level input current            | 1.0µA                                                 |                                |  |  |  |
| Low-level input current             | -1.0μΑ                                                |                                |  |  |  |
| Minimum pulse width                 | 100ns (high); 100ns (low)                             |                                |  |  |  |
| Maximum frequency                   | See Data Throughput spec above                        |                                |  |  |  |
| Termination                         | $22k\Omega$ resistor pullup to +5V                    |                                |  |  |  |
| External A/D digital (TTL) trigger  |                                                       |                                |  |  |  |
| Input type                          | Schmitt trigger, edge sensitive                       |                                |  |  |  |
| Input load                          | 1 HCT14 (TTL)                                         |                                |  |  |  |
| High-level input voltage            | 2.0V minimum                                          |                                |  |  |  |
| Low-level input voltage             | 0.8V maximum                                          |                                |  |  |  |
| Hysteresis                          | 0.4V (minimum); 1.5V (maximum)                        |                                |  |  |  |
| High-level input current            | 1.0μΑ                                                 |                                |  |  |  |
| Low-level input current             | -1.0μΑ                                                |                                |  |  |  |
| Minimum pulse width                 | 100ns (high); 100ns (low)                             |                                |  |  |  |
| Termination                         | $22k\Omega$ resistor pullup to +5V                    |                                |  |  |  |

Table A-2 lists the specifications for the D/A subsystem.

Table A-2 **D/A subsystem specifications** 

| Feature                                                       | Specifications                        |
|---------------------------------------------------------------|---------------------------------------|
| Number of analog output channels<br>(KPCI-3102 and KPCI-3104) | 2                                     |
| Resolution<br>KPCI-3102, KPCI-3104                            | 16 bits                               |
| Data encoding (input)                                         | Offset binary                         |
| Nonlinearity (integral)<br>KPCI-3102, KPCI-3104               | ±1LSB                                 |
| Differential linearity<br>KPCI-3102, KPCI-3104                | ±0.5LSB (monotonic)                   |
| Output range<br>KPCI-3102, KPCI-3104                          | ±10V                                  |
| Zero Error:                                                   | Software-adjustable to zero           |
| Gain Error<br>KPCI-3102, KPCI-3104                            | ±2LSB + reference                     |
| Current output                                                | ±5mA maximum load                     |
| Output impedance                                              | 0.3Ω typical                          |
| Capacitive drive capability                                   | 0.001µF minimum (no oscillations)     |
| Protection                                                    | Short circuit to Analog Common        |
| Power-on voltage                                              | 0V ±10mV maximum                      |
| Settling time to 0.01% of FSR                                 | 50μs, 20V step;<br>10.0μs, 100mV step |
| Slew rate                                                     | 2V/μs                                 |
| Multiplying Zero Error                                        | ±10mV maximum                         |
| External Reference Output                                     | +10V ±10mV                            |
| Reference Input Impedance                                     | 5kΩ typical                           |

Table A-3 lists the specifications for the DIN/DOUT subsystems.

Table A-3 **DIN/DOUT subsystem specifications** 

| Feature                    | Port A<br>Specifications                                       | Port B<br>Specifications          | Port C<br>Specifications        |  |
|----------------------------|----------------------------------------------------------------|-----------------------------------|---------------------------------|--|
| Number of lines            | 8 (bidirectional)                                              | 8 (bidirectional)                 | 7 (bidirectional)               |  |
| Termination                | $22k\Omega$ resistor pullup to +5V; $22\Omega$ series resistor |                                   |                                 |  |
| Inputs                     |                                                                |                                   |                                 |  |
| Input type                 | Level sensitive                                                | Level sensitive                   | Level sensitive                 |  |
| Input load                 | 2 FCT2574 (TTL)                                                | 2 FCT2574 (TTL)                   | 1 ASIC (TTL)                    |  |
| High-level input voltage   | 2.0V minimum                                                   | 2.0V minimum                      | 2.0V minimum                    |  |
| Low-level input voltage    | 0.8V maximum                                                   | 0.8V maximum                      | 0.8V maximum                    |  |
| High-level input current   | 3μΑ                                                            | 3μΑ                               | 100μΑ                           |  |
| Low-level input current    | -3μΑ                                                           | -3μΑ                              | -100μΑ                          |  |
| Outputs                    |                                                                |                                   |                                 |  |
| Output driver              | FCT2574 (TTL)                                                  | FCT2574 (TTL)                     | ASIC (TTL)                      |  |
| Output driver high voltage | $2.4V$ minimum $(I^{OH} = -15mA)$                              | $2.4V$ minimum $(I^{OH} = -15mA)$ | $2.4V$ minimum $(I^{OH} = 4mA)$ |  |
| Output driver low voltage  | $0.5V$ maximum $(I^{OL} = 12mA)$                               | $0.5V$ maximum $(I^{OL} = 12mA)$  | $0.8V$ maximum $(I^{OL} = 4mA)$ |  |

Table A-4 lists the specifications for the C/T subsystems.

Table A-4 **C/T subsystem specifications** 

| Feature                          | Specifications                                 |  |  |
|----------------------------------|------------------------------------------------|--|--|
| Number of counter/timer channels | 4                                              |  |  |
| Clock Inputs                     |                                                |  |  |
| Input type                       | Schmitt trigger, rising-edge sensitive         |  |  |
| Input load                       | 1 HCT14 (TTL)                                  |  |  |
| High-level input voltage         | 2.0V minimum                                   |  |  |
| Low-level input voltage          | 0.8V maximum                                   |  |  |
| Hysteresis                       | 0.4V (minimum); 1.5V (maximum)                 |  |  |
| High-level input current         | 1.0μΑ                                          |  |  |
| Low-level input current          | -1.0μA                                         |  |  |
| Minimum pulse width              | 100ns (high); 100ns (low)                      |  |  |
| Maximum frequency                | 5.0MHz                                         |  |  |
| Termination                      | $22k\Omega$ resistor pullup to +5V             |  |  |
| Gate Inputs                      |                                                |  |  |
| Input type                       | Schmitt trigger, level sensitive               |  |  |
| Input load                       | 1 HCT14 (TTL)                                  |  |  |
| High-level input voltage         | 2.0V minimum                                   |  |  |
| Low-level input voltage          | 0.8V maximum                                   |  |  |
| Hysteresis                       | 0.4V (minimum); 1.5V (maximum)                 |  |  |
| High-level input current         | 1.0μΑ                                          |  |  |
| Low-level input current          | -1.0μA                                         |  |  |
| Minimum pulse width              | 100ns (high); 100ns (low)                      |  |  |
| Termination                      | 22kΩ resistor pullup to +5V                    |  |  |
| Counter Outputs                  |                                                |  |  |
| Output driver                    | ALS244 (TTL)                                   |  |  |
| Output driver high voltage       | 2.0V minimum ( $I_{OV}^{OH} = -15\text{mA}$ ); |  |  |
|                                  | 2.4V minimum ( $I_{OI}^{OH} = -3mA$ )          |  |  |
| Output driver low voltage        | $0.5$ V maximum ( $I_{OL}^{OL} = 24$ mA);      |  |  |
|                                  | $0.4V$ maximum ( $I^{OL} = 12mA$ )             |  |  |
| Termination                      | $22\Omega$ series resistor                     |  |  |

Table A-5 lists the power, physical, and environmental specifications for the KPCI-3101–4 Series board.

Table A-5 **Power, physical, and environmental specifications** 

| Feature                     | Specifications                            |  |  |  |
|-----------------------------|-------------------------------------------|--|--|--|
| Power                       |                                           |  |  |  |
| +5V (±0.25V)                | 1.2A nominal                              |  |  |  |
| - 5V                        | not used                                  |  |  |  |
| +12V                        | 55mA maximum; 48mA nominal                |  |  |  |
| -12V                        | 50mA maximum; 38mA nominal                |  |  |  |
| + 5V Power Out (J1-1)       | 1A maximum (with resettable fuse)         |  |  |  |
| Physical                    |                                           |  |  |  |
| Dimensions                  | 8.5 inches (length) by 4.2 inches (width) |  |  |  |
| Weight                      | 5.95 ounces (170 grams)                   |  |  |  |
| Environmental               |                                           |  |  |  |
| Operating temperature range | 0°C to 70°C                               |  |  |  |
| Storage temperature range   | −25°C to 85°C                             |  |  |  |
| Relative humidity           | To 95%, noncondensing                     |  |  |  |

Table A-6 lists the connector specifications for the KPCI-3101-4 Series board.

*Table A-6* **Connector specifications** 

| Feature                             | Specifications                               |
|-------------------------------------|----------------------------------------------|
| Connector part number               | AMP, 68-pin, 0.05 Subminiature D, #749621-7  |
| Shielded enclosure with jack screws | AMP #750752-1                                |
| Recommended shielded cable          | Madison, 28 GA, Twisted Pair,<br>#68KDK00029 |

Table A-7 lists the specifications for the STA-300 screw terminal panel.

*Table A-7* **STA-300 specifications** 

| Feature                   | Specifications                            |  |  |
|---------------------------|-------------------------------------------|--|--|
| Mechanical                |                                           |  |  |
| J1                        | AMP 68-pin connector, SCSI II (#787170-7) |  |  |
| J2                        | AMP 26-pin connector (#104341-6)          |  |  |
| Terminal block insulator  | Polyamide 6.6GV                           |  |  |
| Screw type                | M 2.5 x 5, Chrome-plated steel            |  |  |
| Wire size                 | 14 to 28 AWG                              |  |  |
| Dimensions                | 4.9 inches (W) x 6.9 inches (L) x         |  |  |
|                           | 0.90 inches (H) on 0.062 inches G10/FR4   |  |  |
| Terminal material         | Nickel-plated brass                       |  |  |
| Board material            | FR4                                       |  |  |
| Weight                    | 7 ounces                                  |  |  |
| Mounting                  | via four, 4-40 screws                     |  |  |
| Environmental             |                                           |  |  |
| Storage temperature range | -25°C to 85°C (derated operation)         |  |  |
| Operational               | 0°C to 55°C                               |  |  |
| Relative humidity         | To 95%, noncondensing                     |  |  |

Table A-8 lists the specifications for the cable CAB-305.

Table A-8 **CAB-305 cable specifications** 

| Feature    | Specifications                                        |
|------------|-------------------------------------------------------|
| Length     | 2 meters                                              |
| Conductors | 34 twisted pairs, shielded, #28 AWG on 50 mil centers |
| Connectors | (1) AMP, 68-pin, self-locking receptacle, #787170-7   |

#### **Supported capabilities**

The KPCI-3101–4 Series DriverLINX Software provides support for A/D, D/A, DIN, DOUT, and C/T subsystems. For information on how to install DriverLINX, refer to Section 3, "Installation and Configuration".

Table A-9 summarizes the board features available for use with DriverLINX. DriverLINX provides functions that return support information for specified subsystem capabilities at runtime.

The first row in the table lists the subsystem types. The first column in the table lists all possible subsystem capabilities.

**NOTE** Blank fields represent unsupported options.

*Table A-9* **KPCI-3101–4 series supported options** 

|                     | KPCI-3101-4 Series                                  | A/D                 | D/A <sup>1</sup> | DIN              | DOUT | C/T |
|---------------------|-----------------------------------------------------|---------------------|------------------|------------------|------|-----|
|                     | Total Subsystems on Board                           | 1                   | 2                | 3 <sup>2</sup>   | 32   | 4   |
| le le               | Single Value Operation Support                      | Yes                 | Yes              | Yes              | Yes  |     |
| Data<br>w Mod       | Continuous Operation Support                        | Yes                 |                  | Yes <sup>3</sup> |      | Yes |
| Data<br>Flow Mode   | Continuous Operation until Trigger Event Support    | Yes                 |                  |                  |      |     |
|                     | Continuous Operation before and after Trigger Event | Yes                 |                  |                  |      |     |
| Wind.<br>Mess.      | Asynchronous Operation Support                      | Yes                 |                  |                  |      |     |
| <b>b</b> 0          | Buffer Support                                      | Yes                 |                  |                  |      |     |
| Buffering           | Single Buffer Wrap Mode Support                     | Yes                 |                  |                  |      |     |
| affe                | Multiple Buffer Wrap Mode Support                   | Yes                 |                  |                  |      |     |
|                     | Inprocess Buffer Flush Support                      | Yes                 |                  |                  |      |     |
|                     | Number of DMA Channels                              | 0                   | 0                | 0                | 0    | 0   |
| TA                  | Supports Gap Free Data with No DMA                  | Yes                 |                  |                  |      |     |
| DMA                 | Supports Gap Free Data with Single DMA              |                     |                  |                  |      |     |
|                     | Supports Gap Free Data with Dual DMA                |                     |                  |                  |      |     |
|                     | Triggered Scan Support                              | Yes                 |                  |                  |      |     |
| Je Je               | Maximum Number of CGL Scans per Trigger             | 256 <sup>4</sup>    | 0                | 0                | 0    | 0   |
| Moc                 | Supports Scan per Trigger Event Triggered Scan      | Yes                 |                  |                  |      |     |
| can                 | Supports Internal Retriggered Triggered Scan        | Yes                 |                  |                  |      |     |
| Triggered Scan Mode | Extra Retrigger Support                             | Ys                  |                  |                  |      |     |
| gger                | Maximum Retrigger Frequency                         | 155kHz              | 0                | 0                | 0    | 0   |
| Trig                |                                                     | or<br>219kHz        |                  |                  |      |     |
|                     | Minimum Retrigger Frequency                         | $1.2 \mathrm{Hz}^5$ | 0                | 0                | 0    | 0   |

Table A-9 **KPCI-3101–4 series supported options (cont.)** 

|                            | KPCI-3101-4 Series                              | A/D               | D/A <sup>1</sup>    | DIN               | DOUT              | C/T |
|----------------------------|-------------------------------------------------|-------------------|---------------------|-------------------|-------------------|-----|
|                            | Total Subsystems on Board                       | 1                 | 2                   | 3 <sup>2</sup>    | 32                | 4   |
| ain                        | Maximum Channel Gain List Depth                 | 1024              | 1                   | $0^{3}$           | $0^{3}$           | 0   |
| Channel-Gain<br>List       | Sequential Channel Gain List Support            | Yes               |                     |                   |                   |     |
| annel-(<br>List            | Zero Start Sequential Channel Gain List Support | Yes               |                     |                   |                   |     |
| Cha                        | Random Channel-Gain List Support                |                   |                     |                   |                   |     |
| ij                         | Programmable Gain Support                       | Yes               |                     |                   |                   |     |
| Gain                       | Number of Gains                                 | 4                 | 1                   | 1                 | 1                 | 0   |
| Sno                        | Synchronous Digital I/O Support                 |                   |                     |                   |                   |     |
| Synchronous<br>Digital I/O | Maximum Synchronous Digital I/O Value           | 0                 | 0                   | 0                 | 0                 | 0   |
| I/O<br>Channels            | Number of Channels                              | 17 <sup>6</sup>   | 2                   | 1                 | 1                 | 1   |
| be                         | SE Support                                      | Yes               |                     |                   |                   |     |
| E Ty                       | SE Channels                                     | 16                | 0                   | 0                 | 0                 | 0   |
| Channel Type               | DI Support                                      | Yes               | Yes                 | Yes               | Yes               |     |
| Ch                         | DI Channels                                     | 8                 | 2                   | 1                 | 1                 | 1   |
| Filters                    | Filter/Channel Support                          |                   |                     |                   |                   |     |
| 擅                          | Number of Filters                               | 1                 | 1                   | 1                 | 1                 | 0   |
| ges                        | Number of Voltage Ranges                        | 2 <sup>7</sup>    | 4 or 1 <sup>8</sup> | 0                 | 0                 | 0   |
| Ranges                     | Range per Channel Support                       |                   |                     |                   |                   |     |
| ion                        | Software Programmable Resolution                |                   |                     | Yes <sup>10</sup> | Yes <sup>10</sup> |     |
| Resolution                 | Number of Resolutions                           | 1                 | 1                   | 29                | 2 <sup>10</sup>   | 1   |
| n g                        | Binary Encoding Support                         | Yes               | Yes                 | Yes               | Yes               | Yes |
| Data<br>Encoding           | Twos Complement Support                         |                   |                     |                   |                   |     |
|                            | Software Trigger Support                        | Yes               | Yes                 | Yes               | Yes               | Yes |
|                            | External Trigger Support                        | Yes <sup>10</sup> |                     |                   |                   | Yes |
| Triggers                   | Threshold Trigger Support                       |                   |                     |                   |                   |     |
|                            | Threshold Trigger Support                       |                   |                     |                   |                   |     |
|                            | Analog Event Trigger Support                    |                   |                     |                   |                   |     |
|                            | Digital Event Trigger Support                   |                   |                     |                   |                   |     |
|                            | Timer Event Trigger Support                     |                   |                     |                   |                   |     |
|                            | Number of Extra Triggers                        | 1 <sup>10</sup>   | 0                   | 0                 | 0                 | 0   |

Table A-9 KPCI-3101-4 series supported options (cont.)

|                         | KPCI-3101–4 Series                | A/D                | D/A <sup>1</sup> | DIN            | DOUT | C/T                 |
|-------------------------|-----------------------------------|--------------------|------------------|----------------|------|---------------------|
|                         | Total Subsystems on Board         | 1                  | 2                | 3 <sup>2</sup> | 32   | 4                   |
|                         | Internal Clock Support            | Yes                | Yes              |                |      | Yes                 |
|                         | External Clock Support            | Yes                |                  |                |      | Yes                 |
|                         | Number of Extra Clocks            | 0                  | 0                | 0              | 0    | 0                   |
| Clocks                  | Base Clock Frequency              | 20MHz              | 0                | 0              | 0    | 20MHz               |
| Clo                     | Maximum External Clock Divider    | 1.0                | 1.0              | 1.0            | 1.0  | 65536               |
|                         | Minimum External Clock Divider    | 1.0                | 1.0              | 1.0            | 1.0  | 2.0                 |
|                         | Maximum Throughput                | 3MHz <sup>11</sup> | 1.0Hz            | 0              | 0    | 10MHz <sup>12</sup> |
|                         | Minimum Throughput                | 1.2Hz              | 1.0Hz            | 0              | 0    | $0.005 Hz^{13}$     |
|                         | Cascading Support                 |                    |                  |                |      | Yes                 |
|                         | Event Count Mode Support          |                    |                  |                |      | Yes                 |
|                         | Generate Rate Mode Support        |                    |                  |                |      | Yes                 |
|                         | One-Shot Mode Support             |                    |                  |                |      | Yes                 |
| ners                    | Repetitive One-Shot Mode Support  |                    |                  |                |      | Yes                 |
| Counter/Timers          | High to Low Output Pulse Support  |                    |                  |                |      | Yes                 |
| nter                    | Low to High Output Pulse Support  |                    |                  |                |      | Yes                 |
| Cou                     | None (internal) Gate Type Support |                    |                  |                |      | Yes                 |
|                         | High Level Gate Type Support      |                    |                  |                |      | Yes <sup>14</sup>   |
|                         | Low Level Gate Type Support       |                    |                  |                |      | Yes <sup>15</sup>   |
|                         | High Edge Gate Type Support       |                    |                  |                |      | Yes <sup>15</sup>   |
|                         | Low Edge Gate Type Support        |                    |                  |                |      | Yes <sup>15</sup>   |
| ıpt                     | Interrupt Support                 |                    |                  |                |      |                     |
| Interrupt               |                                   |                    |                  |                |      |                     |
|                         |                                   |                    |                  |                |      |                     |
| FOs                     | FIFO in Data Path Support         |                    |                  |                |      |                     |
| FI                      |                                   |                    |                  |                |      |                     |
| Software<br>Calibration | Software Calibration Support      | Yes                | Yes              |                |      |                     |
| Sofi                    |                                   |                    |                  |                |      |                     |

<sup>&</sup>lt;sup>1</sup> D/A subsystems are supported by the KPCI-3102 and KPCI-3104 boards only.

<sup>&</sup>lt;sup>2</sup> The DIN and DOUT subsystems use the same DIO lines.

<sup>&</sup>lt;sup>3</sup> All 16 bits of the DIO lines from Ports A and B are assigned to A/D input channel 16. While the DIN subsystem itself is incapable of continuous operation, you can perform a continuous DIN operation by specifying channel 16 in the channel-gain list of the A/D subsystem and starting the A/D subsystem.

The CGL depth of 1024 entries in conjunction with a multiscan count of 256 provides an effective CGL depth of up to 256K entries.

 $<sup>^{5}</sup>$  The value of 1.2Hz assumes the minimum number of samples is 1.

<sup>&</sup>lt;sup>6</sup> Channels 0 to 15 are provided for analog input; channel 16 reads all 16 bits from the DIN subsystem (Ports A and B). If the channel-gain list contains channel 16 only, the board can read the digital input channels at a rate of 3MSamples/s.

<sup>&</sup>lt;sup>7</sup> KPCI-3101, KPCI-3102, KPCI-3103, and KPCI-3104 boards support two input ranges: ±10V and 0 to 10V.

 $<sup>^{8}</sup>$  KPCI-3102 and KPCI-3104 boards support four output ranges:  $\pm 10$ V, 0 to 10V,  $\pm 5$ V, and 0 to 5V.

- <sup>9</sup> When configured for 16 bits of resolution, both element 0 and element 1 use DIO bits 15 to 0 (Ports A and B are combined); however, you cannot use both elements at the same time. When configured for 8 bits of resolution, element 0 uses bits 7 to 0 (Port A) and element 1 uses bits 15 to 8 (Port B). Port C (element 2) always uses a fixed resolution of 7 and cannot be combined with Port A or Port B.
- $^{10} \ OL\_TRG\_EXTERN \ is \ the \ rising-edge \ external \ digital \ (TTL) \ trigger \ input; OL\_TRG\_EXTRA \ is \ the \ falling-edge \ digital \ external \ (TTL) \ trigger \ input.$
- <sup>11</sup> For KPCI-3101 and KPCI-3102 boards, the maximum throughput for analog input channels is 225kHz; for KPCI-3103 and KPCI-3104 boards, and the maximum throughput for analog input channels is 400kHz. For all boards, if the channel-gain list contains channel 16 only (the digital input channel), the maximum throughput is 3MHz.
- $^{12}$  If using cascaded counter/timers, this value is 5MHz.
- <sup>13</sup> Any two adjacent counter/timers, such as (1,2) or (2,3) or (3,4), can be cascaded. If you are not using cascaded counter/timers, this value is approximately 305.18Hz.
- High-edge and low-edge are supported for one-shot and repetitive one-shot modes. High-level and low-level are supported for event counting and rate generation modes.

### B Connector Pin Assignments

Table B-1 lists the pin assignments of connector J1 on the KPCI-3101-4 Series board.

Table B-1
Pin assignments for connector J1 on the KPCI-3101–4 series boards

| Pin<br>Number | Signal Description           | Pin<br>Number | Signal Description         |
|---------------|------------------------------|---------------|----------------------------|
| 34            | Analog Input 1               | 68            | Analog Input 0             |
| 33            | Analog Input 9/1 Return      | 67            | Analog Input 8/0 Return    |
| 32            | Analog Input 3               | 66            | Analog Input 2             |
| 31            | Analog Input 11/3 Return     | 65            | Analog Input 10/2 Return   |
| 30            | Analog Input 5               | 64            | Analog Input 4             |
| 29            | Analog Input 13/5 Return     | 63            | Analog Input 12/4 Return   |
| 28            | Analog Input 7               | 62            | Analog Input 6             |
| 27            | Analog Input 15/7 Return     | 61            | Analog Input 14/6 Return   |
| 26            | Amp Low                      | 60            | DAC0 Reference             |
| 25            | Analog Ground                | 59            | DAC1 Reference             |
| 24            | Analog Output 1              | 58            | Analog Output 0            |
| 23            | Analog Output 1 Return       | 57            | Analog Output 0 Return     |
| 22            | External A/D Sample Clock In | 56            | External A/D Trigger       |
| 21            | Digital Ground               | 55            | Digital Ground             |
| 20            | Digital I/O Port C, Line 1   | 54            | Digital I/O Port C, Line 0 |
| 19            | Digital I/O Port C, Line 3   | 53            | Digital I/O Port C, Line 2 |
| 18            | Digital I/O Port C, Line 5   | 52            | Digital I/O Port C, Line 4 |
| 17            | Digital Ground               | 51            | Digital I/O Port C, Line 6 |
| 16            | Digital I/O Port A, Line 1   | 50            | Digital I/O Port A, Line 0 |
| 15            | Digital I/O Port A, Line 3   | 49            | Digital I/O Port A, Line 2 |
| 14            | Digital I/O Port A, Line 5   | 48            | Digital I/O Port A, Line 4 |
| 13            | Digital I/O Port A, Line 7   | 47            | Digital I/O Port A, Line 6 |
| 12            | Digital I/O Port B, Line 1   | 46            | Digital I/O Port B, Line 0 |
| 11            | Digital I/O Port B, Line 3   | 45            | Digital I/O Port B, Line 2 |
| 10            | Digital I/O Port B, Line 5   | 44            | Digital I/O Port B, Line 4 |
| 9             | Digital I/O Port B, Line 7   | 43            | Digital I/O Port B, Line 6 |
| 8             | Digital Ground               | 42            | Digital Ground             |
| 7             | User Clock Input 1           | 41            | User Clock Input 0         |
| 6             | User Counter Output 1        | 40            | User Counter Output 0      |
| 5             | External Gate 1              | 39            | External Gate 0            |
| 4             | External Gate 3              | 38            | External Gate 2            |
| 3             | User Counter Output 3        | 37            | User Counter Output 2      |
| 2             | User Clock Input 3           | 36            | User Clock Input 2         |
| 1             | + 5V Output @1A              | 35            | Power Ground               |

Table B-2 lists the screw terminal assignments for connector J1 on the STA-300 screw terminal panel.

Table B-2 **Pin assignments for connector J1 on the STA-300** 

| TB # | J1 Pin # | Description                  | TB# | J1 Pin# | Description                        |  |
|------|----------|------------------------------|-----|---------|------------------------------------|--|
| 1    | 68       | Analog Input 0               | 2   | 67      | Analog Input 8/0 Return            |  |
| 3    | 34       | Analog Input 1               | 4   | 33      | Analog Input 9/1 Return            |  |
| 5    | 66       | Analog Input 2               | 6   | 65      | Analog Input10/2 Return            |  |
| 7    | 32       | Analog Input 3               | 8   | 31      | Analog Input 11/3 Return           |  |
| 9    | 64       | Analog Input 4               | 10  | 63      | Analog Input 12/4 Return           |  |
| 11   | 30       | Analog Input 5               | 12  | 29      | Analog Input 13/5 Return           |  |
| 13   | 62       | Analog Input 6               | 14  | 61      | Analog Input 14/6 Return           |  |
| 15   | 28       | Analog Input 7               | 16  | 27      | Analog Input 15/7 Return           |  |
| 17   | 26       | Amp Low                      | 18  | 25      | Analog Ground                      |  |
| 19   | 58       | DAC0 Output                  | 20  | 57      | DAC0 Return                        |  |
| 21   | 60       | DAC0 Reference In and<br>Out | 22  | 23      | DAC1 Return                        |  |
| 23   | 24       | DAC1 Output                  | 24  | 59      | DAC1 Reference In and<br>Out       |  |
| 25   | 42       | Digital Ground               | 26  | 41      | User Clock Input 0                 |  |
| 27   | 40       | User Counter Output 0        | 28  | 39      | External Gate 0                    |  |
| 29   | 8        | Digital Ground               | 30  | 7       | User Clock Input 1                 |  |
| 31   | 6        | User Counter Output 1        | 32  | 5       | External Gate 1                    |  |
| 33   | 8        | Digital Ground               | 34  | 36      | User Clock Input 2                 |  |
| 35   | 37       | User Counter Output 2        | 36  | 38      | External Gate 2                    |  |
| 37   | 42       | Digital Ground               | 38  | 2       | User Clock Input 3                 |  |
| 39   | 3        | User Counter Output 3        | 40  | 4       | External Gate 3                    |  |
| 41   | 1        | +5V Output @ 1A              | 42  | 35      | Power Ground                       |  |
| 43   | 55       | Digital Ground               | 44  | 55      | Digital Ground                     |  |
| 45   | 55       | Digital Ground               | 46  | 56      | External A/D Trigger               |  |
| 47   | 21       | Digital Ground               | 48  | 22      | External A/D Sample<br>Clock Input |  |
| 49   | 50       | Digital I/O Port A, Line 0   | 50  | 16      | Digital I/O Port A, Line 1         |  |
| 51   | 49       | Digital I/O Port A, Line 2   | 52  | 15      | Digital I/O Port A, Line 3         |  |
| 53   | 48       | Digital I/O Port A, Line 4   | 54  | 14      | Digital I/O Port A, Line 5         |  |
| 55   | 47       | Digital I/O Port A, Line 6   | 56  | 13      | Digital I/O Port A, Line 7         |  |
| 57   | 46       | Digital I/O Port B, Line 0   | 58  | 12      | Digital I/O Port B, Line 1         |  |
| 59   | 45       | Digital I/O Port B, Line 2   | 60  | 11      | Digital I/O Port B, Line 3         |  |
| 61   | 44       | Digital I/O Port B, Line 4   | 62  | 10      | Digital I/O Port B, Line 5         |  |
| 63   | 43       | Digital I/O Port B, Line 6   | 64  | 9       | Digital I/O Port B, Line 7         |  |

Table B-2
Pin assignments for connector J1 on the STA-300 (cont.)

| TB # | J1 Pin # | Description                | TB# | J1 Pin # | Description                |
|------|----------|----------------------------|-----|----------|----------------------------|
| 65   | 54       | Digital I/O Port C, Line 0 | 66  | 20       | Digital I/O Port C, Line 1 |
| 67   | 53       | Digital I/O Port C, Line 2 | 68  | 19       | Digital I/O Port C, Line 3 |
| 69   | 52       | Digital I/O Port C, Line 4 | 70  | 18       | Digital I/O Port C, Line 5 |
| 71   | 51       | Digital I/O Port C, Line 6 | 72  | 17       | Digital Ground             |

Table B-3 lists the screw terminal assignments for connector J2 on the STA-300 screw terminal panel.

Table B-3
Pin assignments for connector J2 on the STA-300

| Pin Number | Description     | Pin Number | Description     |
|------------|-----------------|------------|-----------------|
| 1          | Analog Input 0  | 14         | Analog Input 12 |
| 2          | Analog Input 8  | 15         | Analog Ground   |
| 3          | Analog Ground   | 16         | Analog Input 13 |
| 4          | Analog Input 9  | 17         | Analog Input 5  |
| 5          | Analog Input 1  | 18         | Analog Ground   |
| 6          | Analog Ground   | 19         | Analog Input 6  |
| 7          | Analog Input 2  | 20         | Analog Input 14 |
| 8          | Analog Input 10 | 21         | Analog Ground   |
| 9          | Analog Ground   | 22         | Analog Input 15 |
| 10         | Analog Input 11 | 23         | Analog Input 7  |
| 11         | Analog Input 3  | 24         | Analog Ground   |
| 12         | Analog Ground   | 25         | Amp Low         |
| 13         | Analog Input 4  | 26         | Not Connected   |

# Systematic Problem Isolation

If you were unable to isolate the problem by using Section 6, then try to isolate the problem systematically using the schemes detailed in this Appendix.

For clarity, the systematic problem isolation procedure is divided into seven schemes, each of which checks for, eliminates, and/or resolves problem causes. Each scheme consists of a flow-chart and, in most cases, an amplified written procedure. The numbers of flowchart blocks are keyed to the numbers of written steps.

For simplicity, your problem is assumed to have only one cause. One particular scheme may not alone isolate this cause. Rather, performance of several schemes in series may be required to analyze your problem. One scheme may eliminate potential causes from further consideration, then direct you to another scheme(s) that ultimately isolates the problem. You need perform only those schemes to which you are directed.

If the cause of your problem appears to be outside the scope of the systematic isolation procedure, the procedure directs you to call Keithley for help.

The seven problem isolation schemes are as follows:

- Scheme A checks for three basic system problems.
- Scheme B checks DriverLINX installation and board recognition by DriverLINX.
- Scheme C addresses application software issues.
- Scheme D addresses apparent expansion slot malfunctions and attempted remedies.
- Scheme E addresses potential external connection problems.
- Scheme F addresses apparently malfunctioning board(s).
- Scheme G verifies that earlier schemes have found and addressed the problem.

Start the systematic isolation procedure at the next section, entitled "Problem isolation Scheme A: basic system," unless you have been directed otherwise in this manual. (The board/Driver-LINX installation check in Section 3 of this manual sends you directly to Scheme B.)

#### CAUTION

Always turn off your computer and any external circuits connected to the KPCI-3101–4 board before removing or replacing the board. Removing or replacing a board with the power ON can damage the board, the computer, the external circuit, or all three.

Handle the board at the mounting bracket, using a grounded wrist strap. Do not touch the circuit traces or connector contacts.

#### **NOTE**

In the following procedure, the term "board" always refers to a KPCI-3101–4 board. The procedure never directs you to install or remove any type of board other than a KPCI-3101–4 board.

The logic used in the systematic problem isolation schemes assumes that the problem has only one cause. Therefore, once a cause is found and corrected, the reader is instructed to reassemble the system and verify proper operation.

Each individual scheme in this procedure, except for Scheme A, is designed to be used only if called for by other schemes or procedures. For example, Scheme B is called for by Scheme A. Scheme B is also called for as a post-installation check in Section 3 of this manual and in the "Read This First" sheet that shipped with your board. If you attempt to use schemes independently, you lose the benefits of systematic problem isolation.

# Problem isolation Scheme A: basic system

In Scheme A, you start the systematic problem isolation procedure. You remove your KPCI-3101–4 board(s) and check for apparent damage. If the board looks okay, you check the independent functionality of your computer. If the computer is okay, you check the expansion slots that held your KPCI-3101–4 board(s).

Follow these instructions as you perform Scheme A:

- 1. Remove and inspect the KPCI-3101–4 board(s) for damage as follows:
  - a. Shut down Windows 95/98/NT and turn off power to the host computer.
  - Turn off power to all external circuits and accessories connected to the KPCI-3101–4 board(s) that is installed.
  - c. Disconnect STA-300 screw terminal accessories from your KPCI-3101–4 board(s).
  - d. Remove the KPCI-3101–4 boards from the computer, making note of the socket(s) in which the board(s) was installed. (If more than one KPCI-3101–4 board is installed, remove all boards and note which board was in which socket.)
  - e. Visually inspect all removed KPCI-3101–4 board(s) for damage.
- 2. Based on the results of step 1, do the following:
  - If the board(s) you removed is obviously damaged, then repair or replace the board. Refer to Section 6 "Technical support" for information on returning the board for repair or replacement. Skip to "Problem isolation Scheme G: verification of problem solution."
  - If the board(s) you removed is not obviously damaged, then continue with step 3 and check for host computer malfunction.
- 3. Check if the computer functions satisfactorily by itself. Proceed as follows:
  - a. Place the board(s) that you removed from the computer in an electrostatically safe location. Do not reinstall it.
  - b. Turn on power to the host computer.
  - c. Perform all needed diagnostics to determine whether your computer hardware and operating systems are functioning properly.
- 4. Based on the results of step 3, do one of the following:
  - If you find no computer or operating system malfunctions in step 3, then the problem likely lies elsewhere; take action as follows:
    - If you do not have another KPCI-3101–4 board that you know is good, i.e. works properly, read the instructions in Section 6 "Technical support." Then contact Keithley for help in isolating the cause of your problem.
    - If you have another KPCI-3101–4 board that you know is good, i.e. works properly, then continue with step 5.
  - If you find computer or operating system malfunctions in step 3, do the following:
    - a. Determine the cause of the computer hardware or operating system malfunctions.
    - b. Fix the computer hardware or operating system malfunctions.
    - c. Assume that fixing the malfunctions has solved your problem, and skip to "Problem isolation Scheme G: verification of problem solution."

- 5. Determine the PCI resources detected by your computer before any KPCI-3101–4 boards are installed. Proceed as follows:
  - a. Shut down Windows 95/98/NT and turn off power to the host computer.
  - b. Insert a blank diskette, or any diskette that you are sure is unbootable, into the A: drive.
  - c. Turn on the computer and allow it to start the boot cycle.
     The boot cycle stalls at a text screen listing system characteristics and resources and saying at the bottom: Non-system disk or disk error. Replace and press any key when

#### **NOTE**

ready.

This system characteristics and resources screen is normally displayed only fleetingly during the boot cycle. Having an unbootable diskette in your computer automatically stops the boot cycle at this screen, allowing for convenient viewing. This is not harmful to your computer. The more common approach — using the PAUSE key to pause the boot cycle at this screen — requires fast reflexes with some systems.

- d. Note the displayed list of PCI devices under a heading something like **PCI device listing...** If you have a printer, print the screen by pressing the PRINT SCREEN key.
- e. Remove the diskette and allow the boot cycle to finish.
- 6. Install a good board—a KPCI-3101–4 board that you know is fully functional—as follows:
  - a. Shut down Windows 95/98/NT and turn off power to the host computer.
  - b. Install the good board in the slot from which you removed the potentially faulty board in step 1. Refer to Section 3, for board installation instructions.

#### **NOTE**

If you removed more than one board in step 1, install only one good board in only one expansion slot.

Do not connect any external circuits to the board at this point.

- 7. Again determine the PCI resources detected by your computer, after the KPCI-3101–4 board is installed. Windows 95 Plug and Play should find and configure the new board as a PCI resource if all of the following are true:
  - The board functions properly as a PCI device.
  - The contacts of the expansion slot in which the OK board is installed are in good condition.
  - The OK board is seated properly in the expansion slot.

Do the following, as you did in step 5:

- a. Insert an unbootable diskette.
- b. Turn on the computer and allow the boot cycle to stall at the **Non-system disk or disk error...** message.
- c. Again, note the displayed list of PCI devices. A new device should be listed, likely as an unidentified peripheral. If your resource listing includes PCI slot numbers, the slot number for the new device should match the number of the slot in which your board is installed.
- d. Remove the diskette and allow the boot cycle to finish.
- 8. If you removed KPCI-3101–4 boards from other PCI slots in step 1, then repeat steps 6 and 7 with the good board in each of these other slots.

- 9. Based on the results of steps 5 through 8, do one of the following:
  - a. If the good board is recognized as a PCI component in all slots tested, then the PCI slots are apparently satisfactory. DriverLINX may not be installed correctly and/or the board may not be properly configured. Continue with "Problem isolation Scheme B: installation."
  - b. If the good board is not recognized as a PCI component in a slot(s), then the PCI slot connector(s) is suspect. Continue with "Problem isolation Scheme D: expansion slot connectors."

## **Problem isolation Scheme B: installation**

In Scheme B, you check whether DriverLINX and your board are installed correctly and work together properly. A proper start of the DriverLINX Analog I/O Panel utility means that the combined DriverLINX/board installation is okay. If the installation is not okay, you try to diagnose and fix the problem, ultimately reinstalling DriverLINX and the board if necessary.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

Follow these instructions as you perform Scheme B:

- 1. Try starting the DriverLINX Analog I/O Panel. Proceed as follows:
  - a. In the Start menu, click Programs.
  - b. Find the **DriverLINX** → **Test Panels** folder, under which you should find the **AIO Panel** entry.
  - c. Click on the AIO Panel entry.
- 2. Based on the results of Step 1, select one of the following:
  - Case A If both of the following statements are true, then skip to step 14; DriverLINX
    and your board are installed properly and are working together.
    - A KPCI-3101–4 board is the only board in your computer installed under DriverLINX.
    - The DriverLINX Analog I/O Panel appears with the KPCI3101–4 board listed under Driver Selection.
  - Case B If all three of the following statements are true, then skip to step 14; Driver-LINX and your board are installed properly and are working together.
    - More than one type of board is installed in your computer under DriverLINX.
    - The DriverLINX Analog I/O Panel initially appears, but perhaps with any or all of the following differences: 1) tiny buttons located at the right side of the **Driver Selection** text box and/or the **Device Selection** text box; 2) a different board driver under **Driver Selection**; 3) a different device number under **Device Selection**; 4) different tabs at the top of the screen.
    - To change the tabs at the top of the screen use the tiny buttons next to the text boxes:
       select the board driver under **Driver Selection** to be **KPCI3101–4** and 2) select the correct device number under **Device Selection**, which is **0** if only one KPCI-3101–4 board is installed.
  - Case C If neither of the two scenarios above apply neither Case A nor Case B, then continue with step 3; there may be a problem with the DriverLINX installation and/or the board configuration.

- 3. Select the next step in Scheme B based on the criteria given in the following alternatives:
  - If you have already reconfigured or reinstalled DriverLINX and the board, yet still cannot successfully start the Analog I/O Panel, then the cause of your problem may be outside the scope of these diagnostics. Read the instructions in Section 6 "Technical support" and then contact Keithley for help in isolating the cause of your problem.
  - If you have not yet tried to fix the combined DriverLINX/board problem, then continue with step 4.
- 4. See if and how your KPCI-3101–4 board is listed in the Windows Device Manager. Proceed as follows:
  - a. Right-click the My Computer icon on your desktop.
  - b. On the menu that appears, click **Properties**.
  - c. On the System Properties dialog box that appears, click the **Device Manager** tab. The Device Manager appears.
  - d. In the Device Manager look for a DriverLINX drivers item.
  - e. If you find a **DriverLINX drivers** item, click the + sign to the left of this item. A second level list may appear with the specific model number of your KPCI-3101–4 board. More than one KPCI-3101–4 board may be listed here if you installed more than one KPCI-3101–4 board.
  - f. Select your next action based on the criteria given in the following alternatives:
    - If a board is recognized as a device under DriverLINX but is not configured to work with DriverLINX, then the board is normally listed with a large exclamation point over it. If you find a KPCI-3101–4 board listed with an exclamation point over it, keep the Device Manager open and go directly to step 5. Skip substeps 4g through 4j.
    - If a board is recognized as a device under DriverLINX and *is* configured to work with DriverLINX, then the board is listed without the large exclamation point over it. However, this is not by itself a sufficient indication in at least one situation. Therefore, if you find that *all* of your KPCI-3101–4 boards are listed in the Device Manager without exclamation points, do as follows:
      - Leave the Device Manager open for now.
      - Continue with substeps 4g through 4j, in which you open and check the Driver-LINX Configuration Panel.
    - If the list of devices in the Device Manager includes an ? Other Devices item, also click the + sign to the left of this item. If a KPCI-3101–4 board is listed under ? Other Devices, then keep the Device Manager open and go directly to step 5. Skip substeps 4g through 4j.
    - If one or more of your KPCI-3101–4 boards is not listed anywhere in the Device Manager, then keep the Device Manager open and go directly to step 5. Skip substeps 4g through 4j.
  - g. In the **Start** menu, click **Programs.**
  - h. Find the **DriverLINX** folder and under it click **DriverLINX** Configuration Panel. The DriverLINX Configuration Panel appears.
  - i. Inspect the DriverLINX Configuration Panel.
    - If you see the following on the screen for a KPCI-3101–4 board, then the board is recognized as a device under DriverLINX but is **not** properly configured:
      - **Keithley KPCI-3101–4 Series** is listed under DriverLINX.
      - The amplifier icon next to **Keithley KPCI-3101–4 Series** is colored yellow.
      - The specific board part number(s) of the unconfigured Keithley KPCI-3101–4 board(s) is listed under Keithley KPCI-3101–4.
      - The lamp icon next to the specific board part number is uncolored.

- If you see the following on the screen for a KPCI-3101–4 board, then the board is recognized as a device under DriverLINX and *is* properly configured:
  - **Keithley KPCI-3101–4 Series** is listed under DriverLINX.
  - The amplifier icon next to **Keithley KPCI-3101–4 Series** is colored pale gray.
  - A device number—for example, **Device0** (or **Device1**, **Device2**, etc.)— is listed under **Keithley KPCI-3101–4 Series**, instead of a specific board part number.
  - The lamp icon next to the device number is colored green.
- j. Leave the DriverLINX Configuration Panel open for now and continue with step 5.
- 5. Based on the results of step 4, do one of the following:
  - If your board is properly installed and configured, your inability to run the Analog I/O Panel may be due to an improperly installed component of DriverLINX. Skip to step 9, and begin uninstalling, then reinstalling DriverLINX and the board.
  - If one of your KPCI-3101—4 boards is apparently recognized by DriverLINX but is listed in the Device Manager under DriverLINX with a large exclamation point, then try configuring it with the DriverLINX Configuration Panel. Skip to step 7.
  - If one of your KPCI-3101—4 boards is listed under ? Other Devices, or is listed in the Device Manager at multiple places, then the installation is faulty. Skip to step 9 and begin uninstalling, then reinstalling DriverLINX and the board.
  - If your board is not listed at all in the Device Manager, there are apparently issues other than the combined DriverLINX/board installation. Continue with step 6.
- 6. Select the next step in Scheme B based on the criteria given in the following alternatives:
  - If you are performing Scheme B independently as an installation check, then non-installation issues must apparently be resolved before you can successfully run your board. Starting at "Problem isolation Scheme A: basic system," proceed through the systematic problem isolation procedure.
  - If you are performing Scheme B as part of the systematic problem isolation procedure, then you should have seen your board listed in the device manager at this point in the procedure. The cause of your problem may be outside the scope of these diagnostics. Read the instructions in Section 6 "Technical support," and then contact Keithley for help in isolating the cause of your problem.
- 7. Try to reconfigure your board using the DriverLINX configuration panel, which you opened in step 4 and should still be open. Proceed as follows:
  - a. In the DriverLINX Configuration Panel, select an unconfigured KPCI-3101–4 board by clicking on its part number. An unconfigured KPCI-3101–4 board may be identified as follows:
    - The specific board part number of the unconfigured Keithley KPCI-3101–4 board is listed under **Keithley KPCI-3101–4 Series**.
    - The lamp icon next to the specific board part number is uncolored.
    - The amplifier icon next to **Keithley KPCI-3101–4 Series** is colored yellow.
  - b. Click the **Configure** button. The Select Logical Device dialog box appears.
  - c. Select your next action based on the criteria given in the following alternatives:
    - If only one KPCI-3101–4 board is installed, a default device number of **0** in the text box is correct. Click **OK**.
    - If other KPCI-3101–4 boards are installed and configured and have been assigned device numbers, then type in a device number for the board you are configuring the next, unassigned number in the numbering sequence. Then click **OK**.

The Configure DriverLINX Device dialog box appears, as well as the Device Manager.

- d. No changes in the Device dialog box changes are normally required. Click OK.
- e. If a Device Change message appears, then click **OK**.

- f. If more than one unconfigured board was found in the DriverLINX Configuration Manager in step 4, configure the additional boards now. Repeat substeps 7a through 7e for each remaining unconfigured board.
- g. Close out all programs and reboot your computer to complete the configuration process.
- h. Open and check the Device Manager as you did in step 4. Your KPCI-3101–4 board(s) should now be listed under the DriverLINX with no exclamation mark over it.
- Open and check the DriverLINX Configuration panel as you did in step 4. If you successfully configured your board(s), you should now see the following listed below Keithley KPCI-3101–4 Series. Refer back to step 4.
  - Instead of a specific board part number(s), there should now be a device number(s) —
    for example, Device0.
  - The lamp icon next to the device number(s) should be colored green.
- 8. Based on the results of step 7, do one of the following:
  - If the board was successfully configured, return to step 1 and retry starting the Analog I/O Panel.
  - If the board was not successfully configured, continue with step 9 and begin uninstalling, then reinstalling DriverLINX and the board.
- 9. Remove all KPCI-3101–4 boards physically.

#### NOTE

You should remove all KPCI-3101—4 boards before reinstalling the KPCI-3101—4 version of DriverLINX, because the installation order is DriverLINX first, board second. If a KPCI-3101—4 board is present, physically or in the computer list of devices, driver installation difficulties may occur.

#### Proceed as follows:

- a. Turn off the computer.
- b. Remove all KPCI-3101–4 boards from their computer expansion slots.

# CAUTION Wear a grounded wrist strap to avoid electrostatic damage to the board. Do not touch board components or conductors when handling the board.

- 10. Remove all KPCI-3101–4 boards from the list of devices in your system. If your operating system is Windows 95/98, remove the KPCI-3101–4 boards using the Windows 95/98 Device Manager, as follows:
  - a. Shut down and turn off the computer.
  - b. Open the Device Manager by right clicking the **My Computer** icon, clicking **Properties** on the menu that appears, then clicking the **Device Manager** tab. A list of installed devices appears.
  - c. Select your next step based on the criteria given in the following alternatives:
    - If the Device Manager lists a **DriverLINX drivers** item, click the + sign to the left of this item. A second level list may appear with the specific model number of your KPCI-3101–4 board. More than one KPCI-3101–4 board may be listed if you previously installed more than one KPCI-3101–4 board. Alternatively, if a previously installed board is not properly recognized by DriverLINX, it may not be listed here or may be listed with a large exclamation point over it.
    - If the Device Manager lists an ? Other Devices item, also click the + sign to the left of this item. You should not, but could, find a KPCI-3101–4 board listed under this item if it is not properly recognized by DriverLINX.

- d. Select any one of the KPCI-3101–4 boards that you find in the Device Manager, wherever you find it.
- e. At the bottom of the list of devices, click **Remove**.
- f. On the Confirm Device Removal dialog box that appears, click **OK**. The board is removed from the list of devices.
- g. If more than one KPCI-3101–4 board was listed in the Device Manager, or if the same board was listed in more than one place, then repeat substeps d, e, and f of step 10 until no KPCI-3101–4 boards are listed anywhere in the Device Manager.
- 11. Uninstall *only* the KPCI-3101–4 version of DriverLINX from your system using the Windows 95/98/NT Add/Remove Programs feature. Proceed as follows:
  - a. In the **Start** menu of Windows 95/98/NT, click **Settings**  $\rightarrow$  **Control Panel.**
  - b. In the Control Panel that appears, click Add/Remove Programs.
  - c. In the Add/Remove Programs Properties dialog box that appears, select DriverLINX for Keithley 3101–4.

NOTE Uninstall only DriverLINX for Keithley 3101–4. If additional Driver-LINX versions are installed, leave them installed.

- d. At the bottom of the Add/Remove Programs Properties dialog box, click **Add/Remove** and then follow the remainder of the Windows uninstall prompts.
- CAUTION During the course of an uninstall procedure, you will typically be asked if you wish to uninstall certain files that may be shared by other programs. In such cases, always click No. Mistakenly uninstalling files needed by other programs causes serious problems. Mistakenly keeping files causes no harm, and some uninstalled files may be overwritten anyway when you subsequently reinstall DriverLINX.
- 12. Reinstall DriverLINX, referring to the brief DriverLINX installation instructions on the Read This First sheet that was shipped with your KPCI-3101–4 board and is also provided on the CD-ROM containing this manual. Make sure that DriverLINX installs smoothly and completely.
- 13. Reinstall the board(s).
- CAUTION Wear a grounded wrist strap to avoid electrostatic damage to the board. Do not touch board components or conductors when handling the board.
- NOTE If you are performing Scheme B independently as an installation check, then reinstall all boards that you removed in step 9. If you are performing Scheme B as part of the systematic problem isolation procedure, then reinstall only the good board that you began using near the end of Scheme A.

### Proceed as follows:

- a. Shut down and turn off the computer.
- b. Install the board(s) in its expansion slot(s), following this brief procedure in Section 3 of the manual.
- c. Turn ON and reboot the computer.
- d. Run the procedure for configuring the board to work with DriverLINX, in Section 3.
- e. Return to step 1 and run the installation check again.

- 14. You arrived at this step from step 2, after successfully starting the Analog I/O Panel. Select your next action based on the criteria given in the following alternatives:
  - If you are performing Scheme B independently as an installation check, then Driver-LINX and your KPCI-3101—4 board are installed correctly. Return to Section 3 and finish installing your data acquisition system.
  - If you performed Scheme B as part of the systematic problem isolation procedure AND arrived at this point after reconfiguring the board or reinstalling DriverLINX and the board, then go to "Problem isolation Scheme G: verification of problem solution."
  - If you performed Scheme B as part of the systematic problem isolation procedure AND
    arrived at this point without performing any remedial efforts, then your problem must lie
    elsewhere. Go to "Problem isolation Scheme C: application software" and check for
    application software issues.

# Problem isolation Scheme C: application software

In Scheme C, you check for bugs in custom application software, assuming that you can access the source code. Alternatively, you check for compatibility and installation issues in commercial application software. In Scheme A, you temporarily installed a KPCI-3101–4 board that is known to be good in place of a KPCI-3101–4 board that you removed from the computer. This substitution, still in place, eliminates possible board I/O problems during Scheme C. You now perform I/O tests using your application software. You debug custom code, if necessary, and recheck.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

Follow these instructions as you perform Scheme C:

- 1. Perform the procedure outlined in the "Analog input hardware test," found later in this appendix.
- 2. Based on the results of the Analog input software test, do one of the following:
  - If your software appears not to be working properly with your analog inputs, skip to step 8.
  - If your software appears to be working properly AND your board does *not* have analog outputs, skip to step 5.
  - If your software appears to be working properly AND your board has analog outputs, continue with step 3.
- 3. Perform the procedure outlined in the "Analog output hardware test" found later in this appendix.
- 4. Based on the results of the Analog output software test, do one of the following:
  - If your software appears not to be working properly with your analog outputs, skip to step 8.
  - If your software appears to be working properly with your analog outputs, continue with step 5.
- 5. Perform the procedure outlined in the "General-purpose digital I/O hardware test" found later in this appendix.

- 6. Based on the results of the "General-purpose digital I/O hardware test," do one of the following:
  - If your software appears not to be working properly with your digital I/O, skip to step 8.
  - If your software appears to be working properly with your digital I/O, continue with step 7.
- 7. Select the next step in Scheme C based on the criteria given in the following alternatives:
  - If you reached this point without modifying the custom software or reinstalling the commercial software—if you experienced no problems in the tests at any point—then the problem you originally experienced must lie elsewhere. Go to "Problem isolation Scheme E: user wiring" and check your external connections.
  - If you reached this point by having to modify the custom software or reinstall the commercial software—if you no longer experience problems in the tests—then assume that you have solved the original problem. Go to "Problem isolation Scheme G: verification of problem solution" and verify that the problem is solved.
- 8. You arrived at this point because one of the I/O software tests failed. Select the next step in Scheme C based on the criteria given in the following alternatives:
  - If your applications program is a proven program—potentially a commercial program that you cannot modify—then the software may be installed incorrectly or perhaps is incompatible with DriverLINX. Skip to step 13.
  - If your applications program is a custom program that can be modified—the source code is available—then continue with step 9.
- 9. Check and debug the source code as necessary.
- 10. At this point, you have presumably found and corrected some program bugs. Select the next step in Scheme C based on the criteria given in the following alternatives:
  - If *both* of the following statements are true, then the cause of your problem may be outside the scope of these diagnostics. Read the instructions in Section 6 "Technical support" and then contact Keithley for help in isolating the cause of your problem.
    - You are at this point after having debugged the source code at least once and after having failed the I/O software tests at least a second time.
    - You have tried to find more code bugs after two or more I/O test failures and cannot find any more bugs.
  - If none or only one of the above statements are true, then continue with step 11, and selectively redo I/O software tests.
- 11. Select your next step in Scheme C based on the criteria given in the following alternatives:
  - If you have done the analog input software test at least once AND your software did not pass the analog input software test the last time, then return to step 1 and redo that test.
  - If you have done the analog input software test at least once AND your software passed the analog input software test the last time, then assume that you do not need to repeat it. Continue with step 12.
- 12. Select your next step in Scheme C based on the criteria given in the following alternatives:
  - If all three of the following apply, then return to step 3 and redo the analog output software test:
    - Your board has analog outputs.
    - You have done the analog output software test at least once.
    - Your software did not pass the analog output software test the last time you tried.

- If all three of the following apply, then assume that you do not need to repeat the analog output software test. However, by process of elimination, you failed the digital I/O software test the last time you tried. Go to step 5 and repeat the digital I/O software test.
  - Your board has analog outputs.
  - You have done the analog output software test at least once.
  - Your software passed the analog output software test the last time you tried.
- If your board does not have analog outputs then by process of elimination, you failed the
  digital I/O software test the last time you tried. Go to step 5 and repeat the digital I/O
  software test.
- 13. You arrived at this point from step 8, because presumably you have a commercial or otherwise unmodifiable applications program that is assumed to be proven. Contact the maker of your software to determine whether you have a version designed to work with the KPCI-311–4 version of DriverLINX. For example, not all versions of TestPoint will work with KPCI-3101–4 DriverLINX. Also, check whether the program is installed correctly.
- 14. Select your next step in Scheme C based on the criteria given in the following alternatives:
  - If you are certain at this point that your application program is the correct version AND is properly installed, then the cause of your problem may be outside the scope of these diagnostics. Read the instructions in Section 6 "Technical support" and then contact Keithley for help in isolating the cause of your problem. Also, contact Keithley if you have been unable to find out elsewhere whether you have the correct version of software.
  - If you are uncertain at this point that your application program is properly installed, then reinstall it now. When you are satisfied that it is properly installed, go to step 11 and retry selected I/O software tests.

# Problem isolation Scheme D: expansion slot connectors

In Scheme D, you further check and try to remedy apparent expansion slot malfunctions.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

- 1. Remove computer power again, and install a KPCI-3101–4 board that you know is functional. Do not make any I/O connections.
- Turn computer power on and check operation with the functional board in place. This test checks the computer accessory slot. If you were using more than one board when the problem occurred, use the functional board to also test the other slot.
- 3. If the accessory slots are functional, use the functional board to check the I/O connections. Reconnect and check the operation of the I/O connections, one at a time.
- 4. If operation fails for an I/O connection, check the individual inputs one at a time for shorts and opens.
- 5. If operation remains normal to this point, the problem is in the KPCI-3101–4 board(s) originally in the computer. If you were using more than one board, try each board one at a time in the computer to determine which is faulty.

# **Problem isolation Scheme E: user wiring**

In Scheme E, after having eliminated other problem causes, you physically check your external connections to see if they are the problem cause.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

Follow these instructions as you perform Scheme E:

Check the I/O connections between each external signal source and the screw terminal
accessory, one at a time, for short circuits and open circuits. If KPCI-3101–4 boards were
installed in more than one PCI slot, check the I/O connections for all boards.

**NOTE** Do not connect the screw terminal accessory to the board during this scheme.

- 2. Based on the results of step 1, do the following:
  - If any external I/O connections are found to be faulty, assume that the problem was caused by the faulty connections, then proceed as follows:
    - a. Correct the faulty external connections.
    - b. Skip to "Problem isolation Scheme G: verification of problem solution."
  - If all external I/O connections are found to be normal, then, by process of elimination, the KPCI-3101–4 board(s) originally installed in the computer is likely the cause of the problem. Continue with "Problem isolation Scheme F: the board."

## Problem isolation Scheme F: the board

In Scheme F, after having eliminated other problem causes, you assume that KPCI-3101–4 hardware malfunctions are at fault. If only one KPCI-3101–4 board was installed, you replace or repair it. If more than one KPCI-3101–4 board was installed, you use PCI connection tests, and if necessary I/O tests, to find which board is bad.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

# Problem isolation Scheme G: verification of problem solution

In Scheme G, you put your system back together and verify that it works, after apparently resolving the problem in prior schemes.

**NOTE** This is not a stand-alone procedure. Use it only when it is called for by another procedure.

Follow these instructions as you perform Scheme G:

- 1. Assuming that the problem has been resolved, do the following:
  - a. Turn off the computer.
  - b. Install good KPCI-3101-4 boards in good slots.

- c. Reconnect all external circuits. If you left external circuits connected to the screw terminal accessory, connect the accessory to your board. If you disconnected external circuits from the screw terminal accessory, reconnect them and the accessory as discussed in Section 3, "Installation and Configuration."
- d. Turn on the computer and start your data acquisition software.
- 2. Repeat the task that you were doing with your data acquisition system when the problem occurred, and observe the performance.
- 3. Based on the results of step 2, do one of the following:
  - If the system now performs satisfactorily, you have successfully isolated and corrected the problem.
  - If the system still does not perform satisfactorily, then the cause of your problem may be
    outside the scope of these diagnostics. Read the instructions in Section 6 "Technical support," and then contact Keithley for help in isolating the cause of your problem.

# **Specified hardware I/O tests**

The tests in this section check whether the analog and digital I/O of the board work properly. The I/O are tested using proven DriverLINX utilities, thereby bypassing any unresolved application software issues. These tests are intended to be used when specified in the preceding "Specified software I/O tests" procedure. However, they may also be used at any time for general functional checks of your KPCI-3101–4 board.

**NOTE** 

During these tests, disconnect all user circuits from board, except for connections specified in individual test procedures.

# Analog input hardware test

The analog input test checks whether the analog inputs, particularly the instrumentation amplifier and A/D converter, are working correctly. In this test, a voltage applied to KPCI-3101–4 channel 01 is measured using the on-screen digital voltmeter utility that is supplied with Driver-LINX. In the same way, channel 00 is grounded and checked for offset voltage. One voltage measurement and one grounded-input measurement are sufficient because of the following:

- All analog channels are connected to the same instrumentation amplifier and A/D converter, via the multiplexer.
- The multiplexer is unlikely to be a problem source.

Both the voltage and grounded-input measurements are made in the single-ended input mode.

NOTE

During this test, ensure that no user circuits are connected to the KPCI-3101-4 board, except for analog input connections specified for the test.

The analog input test is a functional test, not a calibration check, although readings from a properly calibrated board should correspond to a known test voltage within the accuracy specifications of the board. If you wish to check and adjust the accuracy, refer to Section 5, "Calibration."

## Equipment for the analog input hardware test

The following equipment is needed for the analog input test:

- A voltage source supplying a known voltage at <5V. Refer to Table C-1 for more details.
- (Optional) A Digital Voltmeter (DVM) or a Digital Multimeter (DMM) to accurately determine the voltage of the voltage source.
- An STA-300 screw terminal accessory wired as shown in Table C-1. (These are the same connections as made for the analog input *software* test.)

If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw terminal accessory that is normally connected to your external circuits. You thereby avoid the extra labor and potential wiring errors involved in disconnecting and later reconnecting your external circuits.

Table C-1
Wiring for analog input hardware test using an STA-300 screw terminal accessory connected to the Analog I/O connections

| Connect this test voltage                                                                                                                                                                                                                                                                                                                               | between this analog input terminal | and an analog ground terminal.         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------|
| 0V, via a short between the analog input terminal and ground                                                                                                                                                                                                                                                                                            | TB1<br>(Analog In 0<br>[pin 68])   | TB18<br>(Analog<br>Ground<br>[Pin 25]) |
| <+5V from one of the following: <ul> <li>A battery</li> <li>An isolated power supply</li> <li>A voltage divider — e.g. 10kΩ or 20kΩ — connect one resistor between +5V board power output (terminal TB1 [pin 47]) and Analog In1 (terminal TB3 [pin 34]), then connect the second resistor from Analog In1 to Analog Ground (TB18 [pin 25]).</li> </ul> | TB3<br>(Analog In 1<br>[pin 34])   | TB18<br>(Analog<br>Ground<br>[pin 25]) |

<sup>\*</sup>For example, composed of two  $5K\Omega$  or  $10K\Omega$  resistors. Observe the *CAUTION* below.

CAUTION

If you use the +5V board power to energize a voltage divider, ensure that the +5V board power terminal cannot accidentally short to ground. A short to ground can damage one or more of the following: the screw terminal accessory, the board, the computer.

## Procedure for the analog input hardware test

Perform the analog input test as follows:

- 1. Turn off the host computer.
- 2. Wire a screw terminal accessory as described under "Equipment for the analog input hardware test."
- 3. Connect the screw terminal accessory, as wired in step 2, to the KPCI-3101–4.
- 4. Turn on the host computer and boot Windows 95, 98, or NT.
- 5. In the Start menu, click Programs.
- Find the DriverLINX → Test Panels folder, under which you should find the AIO Panel entry.

7. Click on the **AIO Panel** entry. The Analog I/O Panel setup screen appears.

#### **NOTE**

If more than one type of board is installed in your computer under DriverLINX, the Analog I/O Panel, your board type and device number may not be displayed initially, and fewer tabs may be displayed at the top of the display. If so, click the scroll buttons next to the Driver Selection and Device Selection text boxes until your KPCI-3101—4 board type and device number are displayed. All six tabs will then be displayed.

- 8. Click the **Meter** tab. An on-screen digital voltmeter appears, displaying the voltage connected to Channel 00. Because Channel 00 is grounded, the displayed voltage should be nominally zero.
- Using your mouse, move the Channel Selection pointer of the on-screen digital panel meter to 1.

**NOTE** To move the **Channel Selection** pointer, you must contact the wide part of the pointer with the tip of the cursor.

The on-screen digital voltmeter now displays the voltage connected to channel 01.

- 10. Based on the displayed voltages in steps 8 and 9, act as follows:
  - If the channel 00 voltage displayed in step 8 is not 0V and/or if the channel 01 voltage displayed in step 9 does not nominally agree with the applied voltage, then your board apparently has analog input problems. Stop here, and return to the problem isolation step in "Problem isolation Scheme F: the board" that asked you to perform the Analog input hardware test.
  - If the channel 00 voltage displayed in step 8 is 0V and the channel 01 voltage displayed in step 9 nominally agrees with the applied voltage, then the analog inputs are apparently satisfactorily. Stop here, and return to the problem isolation step in "Problem isolation Scheme F: the board" that asked you to perform the Analog input hardware test.

#### NOTE

If the analog inputs appear to work satisfactorily but the displayed channel 00 and channel 01 voltages appear to be nominally outside specified limits, you may wish to calibrate your board after concluding the systematic problem isolation procedure. For board specifications refer to Appendix A. For calibration procedures, refer to Section 5, "Calibration."

# Analog output hardware test

This test applies only to a board having analog outputs. The analog output test checks whether the two digital-to-analog converters (DACs) of the board are working correctly. Zero voltages are set at the two analog outputs, using the on-screen level control utility that is supplied with DriverLINX. The two output voltages are then measured with a digital voltmeter to verify reasonable DAC offsets. Similarly, a mid-range voltage is set for each of the two analog outputs and the procedure is repeated to verify proper digital to analog conversion.

**NOTE** 

During this test, ensure that no user circuits are connected to the KPCI-3101-4 board, via the required screw terminal accessory, except for analog output connections specified for the test.

The analog output test is primarily a functional test, not a calibration check, although measured outputs from a properly calibrated board should correspond to DAC settings, within the accuracy specifications of the board. If you wish to check and adjust the accuracy, refer to Section 5, "Calibration."

## Equipment for the analog output hardware test

The following equipment is required to perform the analog output test:

- A Digital Voltmeter (DVM) or a Digital Multimeter (DMM) set to the 10V range.
- An STA-300 screw terminal accessory, to which you connect the DVM/DMM as indicated in Table C-2. These are the same connections as made for the analog output software test.

If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw terminal accessory that is normally connected to your external circuits. You thereby avoid the extra labor and potential wiring errors involved in disconnecting and later reconnecting your external circuits.

Table C-2
Terminals on STA-300 screw terminal accessory to which DVM/DMM will be connected during analog output hardware test

| To check this analog     | the DVM or DMM will be connected to these terminals |                              |  |
|--------------------------|-----------------------------------------------------|------------------------------|--|
| output                   | Analog output screw terminal                        | Analog-ground screw terminal |  |
| Analog output 0 [pin 58] | TB19                                                | TB18 [pin 25]                |  |
| Analog output 1 [pin 24] | TB23                                                | TB18 [pin 25]                |  |

#### **CAUTION**

The following test procedure involves changing DVM/DMM connections while the computer and KPCI-3101–4 board are powered. Take care not to short analog outputs to the adjacent +10 V reference terminal or nearby ground terminal. Shorting the analog outputs can damage the digital-to-analog converters (DACs). As a precaution, do the following:

- Before powering the computer, connect the DVM/DMM negative lead to a ground screw terminal.
- After powering the computer, connect the DVM/DMM positive lead to each specified analog output screw terminal by touching the tip of the lead to the screw head of the screw terminal (for example, via a probe).

## Procedure for the analog output hardware test

- 1. Turn off the host computer.
- Connect the negative lead of the DVM/DMM to a ground terminal of the screw terminal accessory.
- 3. Connect the STA-300 screw terminal accessory to the KPCI-3101–4 J1 connector.
- 4. Turn ON the host computer and boot Windows 95, 98, or NT.
- 5. In the Start menu, click Programs.
- 6. Find the **DriverLINX** → **Test Panels** folder, under which you should find the **AIO Panel** entry.

#### NOTE

If more than one type of board is installed in your computer under DriverLINX, the Analog I/O, your board type and device number may not be displayed initially, and fewer tabs may be displayed at the top of the screen. If so, click the scroll buttons next to the **Driver Selection** and **Device Selection** text boxes until your KPCI-3101—4 board type and device number are displayed. All six tabs will then be displayed.

- 7. Click the **Level Control** tab. The on-screen analog-output level control appears.
- 8. Using your mouse, slide the CH0 level control button until the tiny display at the bottom of the level control reads **0.0** (volts).
- 9. In the same way, set the CH1 level control so that its tiny display reads **0.0** (volts).

- 10. Measure and compare the analog output voltages as indicated in Table C-3:
  - a. Measure the voltages at analog outputs 0 and 1 with your DVM/DMM.
  - Compare the voltages you measured in step 10a with the voltages you set via the analogoutput level control.

Table C-3
Test connections and correct readings for zero-voltage analog output, using an STA-300 screw terminal accessory connected to J1

|                            |                     |               | If board works        | correctly, the                |
|----------------------------|---------------------|---------------|-----------------------|-------------------------------|
| To test this analog output |                     |               | Level control setting | Voltage reading at DVM or DMM |
| Analog output 0 [pin 58]   | DAC0 Output<br>TB19 | TB18 [pin 25] | 0.0V                  | 0.0V                          |
| Analog output 1 [pin 24]   | DAC1 Output<br>TB23 |               | 0.0V                  | 0.0V                          |

- 11. Using your mouse, slide the CH0 and CH1 level control buttons until the tiny displays at the bottoms of the level controls read 5.0.
- 12. Measure and compare the analog output voltages as indicated in Table C-4:
  - a. Measure the voltages at analog outputs 0 and 1 with your DVM/DMM.
  - b. Compare the voltages you measured in step 12a with the voltages you set via the analogoutput level control.

Table C-4
Test connections and correct readings for mid-range analog output, using an STA-300 screw terminal accessory connected to the upper "Analog" I/O connector

|                            | connect the DVM or DMM to these terminals on an STA-300 accessory: |                              | If board works following voltag | correctly, the<br>es should agree: |
|----------------------------|--------------------------------------------------------------------|------------------------------|---------------------------------|------------------------------------|
| To test this analog output | Analog output screw terminal                                       | Analog-ground screw terminal | Level control setting           | Voltage reading at DVM or DMM      |
| Analog output 0 [pin 58]   | DAC0 Output<br>TB19                                                | TB18                         | 5.0V                            | 5.0V                               |
| Analog output 1 [pin 24]   | DAC1 Output<br>TB23                                                | [pin 25]                     | 5.0V                            | 5.0V                               |

- 13. Based on the measured voltages in steps 10 and 12, take action as follows:
  - If the voltages measured with the DVM/DMM do not agree with the level control settings, then there is an apparent problem with the analog output part of your board. Stop here, and return to the problem isolation step in "Problem isolation Scheme F: the board," that asked you to perform the Analog output hardware test.
  - If the voltages measured with the DVM/DMM agree with level control settings, then the analog outputs are working satisfactorily. Stop here, and return to the problem isolation step in "Problem isolation Scheme F: the board," that asked you to perform the Analog output hardware test.

#### **NOTE**

If the analog outputs appear to work satisfactorily, but some measured analog output voltages are outside the accuracy limits specified in Appendix A, consider calibrating your board after concluding the systematic problem isolation procedure. For calibration procedures, refer to Section 5, "Calibration."

# General-purpose digital I/O hardware test

This test checks whether the general-purpose digital input and output circuits of the board are operating properly.

All I/O is set and read using the DriverLINX Digital Input/Output test panel, and no instruments are required. However, you must wire an STA-300 screw terminal accessory in the loop-back configuration. If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw terminal accessory that is normally connected to your external circuits. You thereby avoid the extra labor and potential wiring errors involved in disconnecting and later reconnecting your external circuits.

The following summarizes the test procedure:

- Wire an STA-300 screw terminal accessory in a loop-back configuration. Connect the channel 0 digital I/O terminals, bit-for-bit, to the channel 3 digital I/O terminals. Connect the channel 1 terminals, bit-for-bit, to the channel 2 terminals.
- Using a DriverLINX graphical interface, configure the channel 0 and 1 bits as outputs and the channel 2 and 3 bits as inputs.
- Using the same DriverLINX graphical interface, set the channel 0 and 1 outputs in a particular bit pattern and check channels 2 and 3 inputs for the same bit pattern. Repeat, using a second bit pattern.

The digital I/O of the board is performing satisfactorily if all bits respond appropriately. Choose bit patterns that check both for direct ON/OFF response and for shorts between bits.

# Specified software I/O tests

The tests in this section check whether your application software correctly performs analog and digital I/O tasks. The I/O are tested using a KPCI-3101–4 board known to work properly, thereby bypassing potential board problems. These tests are intended to be used when specified in the preceding systematic problem isolation procedure.

NOTE

During these tests, disconnect all user circuits from the board, except for connections specified in individual test procedures.

# Analog input software test

This basic analog input test checks whether your application software correctly monitors DC analog inputs. You ground analog channel 0, apply a DC voltage to channel 1, and measure the results.

**NOTE** 

During this test, ensure that no user circuits are connected to the KPCI-3101—4 board, via the required screw terminal accessory, except for analog input connections specified for the test.

**NOTE** 

The analog input test is a software function test, not a calibration check, although readings from a properly calibrated board should correspond to a known test voltage within the accuracy specifications of the board. If you wish to check and adjust the accuracy, refer to Section 5, "Calibration."

NOTE

The analog input software test is only a basic check of your application software. You are encouraged to perform additional tests that exercise your software more thoroughly.

## Equipment for the analog input software test

The following equipment is needed for the analog input test:

- A voltage source supplying a known voltage at <5V. Refer to Table C-5 for more details.</li>
- (Optional) A Digital Voltmeter (DVM) or a Digital Multimeter (DMM) to accurately determine the voltage of the voltage source.
- An STA-300 screw terminal accessory wired as shown in Table C-5. This is the same wiring scheme as used in the analog input *hardware* tests.
- If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw
  terminal accessory that is normally connected to your external circuits. You thereby avoid the
  extra labor and potential wiring errors involved in disconnecting and later reconnecting your
  external circuits.

Table C-5
Wiring for analog input hardware test using an STA-300 screw terminal accessory connected to the Analog I/O connections

| Connect this test voltage                                                                                                                                                                                                                                          | between this analog input terminal | and an analog ground terminal. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------|
| 0V, via a short between the analog input terminal and                                                                                                                                                                                                              | TB1                                | TB18                           |
| ground                                                                                                                                                                                                                                                             | (Analog In 0<br>[pin 68])          | (Analog Ground<br>[Pin 25])    |
| < 5V from one of the following:                                                                                                                                                                                                                                    | TB3                                | TB18                           |
| A battery                                                                                                                                                                                                                                                          | (Analog In 1                       | (Analog Ground                 |
| An isolated power supply                                                                                                                                                                                                                                           | [pin 34])                          | [pin 25])                      |
| <ul> <li>A voltage divider — e.g. 10kΩ or 20kΩ — connect one resistor between +5V board power output (terminal TB1 [pin 47]) and Analog In1 (terminal TB3 [pin 34]), then connect the second resistor from Analog In1 to Analog Ground (TB18 [pin 25]).</li> </ul> |                                    |                                |

<sup>\*</sup>For example, composed of two 5K  $\!\Omega$  or 10K  $\!\Omega$  resistors. Observe the CAUTION below.

CAUTION If you use the +5V board power to energize a voltage divider, ensure that the +5V board power terminal cannot accidentally short to ground. A short to ground can damage one or more of the following: the screw terminal accessory, the board, the computer.

## Procedure for the analog input software test

Perform the analog input test as follows:

- 1. Turn off the host computer.
- Wire a screw terminal accessory as described under "Equipment for the analog input software test."
- 3. Connect the screw terminal accessory, as wired in step 2, to the KPCI-3101-4 board J1.
- 4. Turn on the host computer and boot Windows 95, 98, or NT.
- 5. Start DriverLINX and your application software.
- 6. Set your application software to measure and display/report voltages from analog input channels 00 and 01 at a rate suitable for monitoring DC signals. Configure your system as follows:
  - The ±5V input range
  - Single ended input
- 7. Based on the displayed/reported voltages in step 6, act as follows:
  - If the measured channel 00 voltage is not 0V and/or if the measured channel 01 voltage does not agree with the applied voltage, then there could be a problem with the way your application software program interfaces with DriverLINX or the way it deals with analog input data from the board. Stop here, and return to the systematic problem isolation Scheme C, step 1, where you were directed to do analog input software tests.
  - If the measured channel 00 voltage is 0V and the measured channel 01 voltage agrees with the applied voltage, then your software is treating DC analog input data correctly. Stop here, and return to the systematic problem isolation Scheme C, step 1, where you were directed to do analog input software tests.

# Analog output software test

This test applies only to a board having analog outputs. This basic analog input test checks whether your application software correctly sets direct current (DC) analog output voltages. You set zero volts at the two analog outputs, using your application software. The two output voltages are then measured with a digital voltmeter to verify reasonable DAC offsets. Similarly, a mid-range voltage is set for each of the two analog outputs and the procedure is repeated.

**NOTE** 

During this test, ensure that no user circuits are connected to the KPCI-3101—4 board, via the required screw terminal accessory, except for analog input connections specified for the test.

The analog output software test is a software function test, not a calibration check. If you wish to check and adjust the accuracy, refer to Section 5, "Calibration."

The analog output software test is only a basic check of your application software. You are encouraged to perform additional tests that exercise your software more thoroughly.

## Equipment for the analog output software test

The following equipment is required to perform the analog output test:

- A Digital Voltmeter (DVM) or a Digital Multimeter (DMM) set to the 10V range.
- An STA-300 screw terminal accessory, to which you connect the DVM/DMM as indicated in Table C-6. These are the same connections as made for the analog output *hardware* test.

If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw terminal accessory that is normally connected to your external circuits. You thereby avoid the extra labor and potential wiring errors involved in disconnecting and later reconnecting your external circuits.

Table C-6
Terminals on STA-300 screw terminal accessory to which DVM/DMM will be connected during analog output hardware test

|                             | the DVM or DMM will be connected to these terminals |                              |
|-----------------------------|-----------------------------------------------------|------------------------------|
| To check this analog output | Analog output screw terminal                        | Analog-ground screw terminal |
| Analog output 0 [pin 58]    | TB19                                                | TB18 [pin 25]                |
| Analog output 1 [pin 24]    | TB23                                                | TB18 [pin 25]                |

#### **CAUTION**

The following test procedure involves changing DVM/DMM connections while the computer and KPCI-3101–4 board are powered. Be careful not to short analog outputs to the adjacent +10V reference terminal or nearby ground terminals. Shorting the analog outputs can damage the Digital-to-Analog Converters (DACs). As a precaution, do the following:

- Before powering the computer, connect the DVM/DMM negative lead to a ground screw terminal.
- After powering the computer, connect the DVM/DMM positive lead to each specified analog output screw terminal by touching the tip of the lead to the screw head of the screw terminal (for example, via a probe).

## Procedure for the analog output software test

- 1. Turn off the host computer.
- 2. Connect the negative lead of the DVM/DMM to a ground terminal of the screw terminal accessory, as indicated in Table C-7.
- 3. Connect the STA-300 screw terminal accessory to the KPCI-3101–4 board.
- 4. Turn on the host computer and boot Windows 95, 98, or NT.
- 5. Start DriverLINX and your application software.
- 6. Set your application software to output 0V at analog outputs 0 and 1.
- 7. Measure and compare the analog output voltages as indicated in Table C-7:
  - a. Measure the voltages at analog outputs 0 and 1 with your DVM/DMM.
  - b. Compare the voltages you measured in step 7a with the voltages you set via the analogoutput level control.

Table C-7 Test connections and correct readings for zero-voltage analog output, using an STA-300 screw terminal accessory connected to J1

|                            | connect the DVM or DMM to these terminals on an STA-300 accessory: |                              | If board works following voltag | • /                           |
|----------------------------|--------------------------------------------------------------------|------------------------------|---------------------------------|-------------------------------|
| To test this analog output | Analog output screw terminal                                       | Analog-ground screw terminal | Level control setting           | Voltage reading at DVM or DMM |
| Analog output 0 [pin 58]   | DAC0 Output<br>TB19                                                | TB18                         | 0.0V                            | 0.0V                          |
| Analog output 1 [pin 24]   | DAC1 Output<br>TB23                                                | [pin 25]                     | 0.0V                            | 0.0V                          |

- 8. Set your application software to output +5V at analog outputs 0 and 1.
- 9. Measure and compare the analog output voltages as indicated in Table C-8:
  - a. Measure the voltages at analog outputs 0 and 1 with your DVM/DMM.
  - b. Compare the voltages you measured in step 9a with the voltages you set via the analogoutput level control.

Table C-8 Test connections and correct readings for mid-range analog output, using an STA-300 screw terminal accessory connected to the KPCI-3101–4 board

|                            | connect the DVM or DMM to these terminals on an STA-300 accessory: |                              | If board works following voltag | •                             |
|----------------------------|--------------------------------------------------------------------|------------------------------|---------------------------------|-------------------------------|
| To test this analog output | Analog output screw terminal                                       | Analog-ground screw terminal | Level control setting           | Voltage reading at DVM or DMM |
| Analog output 0 [pin 58]   | DAC0 Output<br>TB19                                                | TB18                         | 5.0V                            | 5.0V                          |
| Analog output 1 [pin 24]   | DAC1 Output<br>TB23                                                | [pin 25]                     | 5.0V                            | 5.0V                          |

- 10. Based on the measured voltages in steps 7 and 9, take action as follows:
  - If the voltages measured with the DVM/DMM do not agree with the application software settings, then there could be a problem with the way your application software program interfaces with DriverLINX or the way it prepares the analog data being sent to the board. Stop here, and return to step 3 of "Problem isolation Scheme C: application software," where you were directed to do analog output software tests.
  - If the voltages measured with the DVM/DMM agree with your application software settings, then your software is probably working correctly with the analog outputs. Stop here, and return to step 3 of "Problem isolation Scheme C: application software," where you were directed to do analog output software tests.

# General-purpose digital I/O software test

This test checks whether your application software is performing general-purpose digital I/O functions properly.

## **Test summary**

The following summarizes the test procedure:

- Wire an STA-300 screw terminal accessory in a loop-back configuration. Connect the channel 0 general-purpose digital I/O terminals, bit-for-bit, to the channel 3 general-purpose digital I/O terminals. Connect the channel 1 terminals, bit-for-bit, to the channel 2 terminals. (These are the same loop-back connections as made for the general-purpose digital I/O hardware test.)
- Using your application software, set the channel 0 and 1 outputs in a particular alternating OFF-ON bit pattern and check channels 2 and 3 inputs for the same bit pattern. Repeat, using a second ON-OFF bit pattern.

Your application software is performing general-purpose digital I/O satisfactorily if all bits respond appropriately.

## Equipment for general-purpose digital I/O software test

All I/O is set and read using your application software; no instruments are required. However, you must wire an STA-300 screw terminal accessory in the loop-back configuration. If possible, use a screw terminal accessory that is reserved for I/O tests. Avoid using a screw terminal accessory that is normally connected to your external circuits. You thereby avoid the extra labor and potential wiring errors involved in disconnecting and later reconnecting your external circuits.

## Procedure for general-purpose digital I/O software test

**NOTE** The bit patterns described in this procedure are shown graphically as follows:

- OFF bits appear as white squares
- ON bits appear as green squares when the manual is viewed in color or as light gray squares when the manual is viewed in black and white.

Systematic Problem Isolation

#### Perform the I/O hardware test as follows:

- 1. Turn off the host computer.
- 2. If a screw terminal accessory is attached to the J1 connector of the KPCI-3101–4 I/O board, remove it. No circuits should be connected to Analog I/O connections during these tests.
- 3. Attach the wired screw terminal accessory.
- 4. Turn on the host computer and boot Windows 95, 98, or NT.
- 5. Start DriverLINX and your application software.
- 6. Set up your application software to configure and monitor general-purpose digital I/O bits.
- 7. Using your application software, do the following:
  - a. Configure general-purpose bits 0 to 7 (channel 1) as outputs.
  - b. Configure general-purpose bits 8 to 15 (channel 2) as inputs.
- 8. Using your application software, configure bits 0 to 7 (channel 1) for an alternating OFF-ON bit pattern.
- 9. Using your application software, observe the channel 2 input bits.
  - If the observed channel 2 output bit pattern is not the same as the input pattern, your application software is not performing general-purpose digital I/O functions properly.
     Stop here, and return to step 5 of "Problem isolation Scheme C: application software," procedure.
  - If the observed channel 2 input bit pattern is the same OFF-ON pattern, continue with step 10.
- 10. Using your application software, configure bits 0 to 7 (channel 1) for an alternating ON-OFF bit pattern.
- 11. Using your application software, observe the channel 2 input bits.
- 12. If the observed channel 2 input bit pattern is not the same ON-OFF pattern, your application software is not performing general-purpose digital I/O functions properly. Stop here, and return to step 5 of "Problem isolation Scheme C: application software," procedure.
  - If the observed channel 2 input bit pattern is the same ON-OFF pattern, continue with step 13.
- 13. Using your application software, repeat the procedure for channels 1 and 3 with OFF-ON and ON-OFF bit patterns.
- 14. If the observed channel 3 input bit pattern is not the same ON-OFF pattern, your application software is not performing general-purpose digital I/O functions properly. Stop here, and return to step 5 of "Problem isolation Scheme C: application software," procedure.
  - If the observed channel 3 input bit pattern is the same pattern, your application software is performing general-purpose digital I/O functions properly. Stop here, and return to step 5 of "Problem isolation Scheme C: application software," procedure.

# Index

| A                                        | specifications A-2<br>trigger acquisition modes 2-10 |
|------------------------------------------|------------------------------------------------------|
| A/D converter                            | trigger sources 2-10                                 |
| calibrating 5-3                          | Analog input hardware test C-14                      |
| A/D Over Sample error 2-15               | Analog input software test C-20                      |
| A/D sample clock 2-6                     | Analog inputs                                        |
| external 2-7                             | hardware test C-14                                   |
| internal 2-6                             | software test C-20                                   |
| A/D subsystem 2-2                        | analog inputs                                        |
| specifications A-2                       | calibration 5-3                                      |
| about-trigger acquisition mode 2-13, A-9 | analog output                                        |
| accessories 1-6                          | screw terminal assignments 3-13                      |
| acquisition modes                        | wiring 3-19                                          |
| about-trigger 2-13                       | analog output features 2-16                          |
| post-trigger 2-10                        | channels 2-16                                        |
| pre-trigger 2-11                         | conversion mode 2-17                                 |
| Adobe Acrobat Reader                     | data format 2-17                                     |
| installing 3-2                           | gain 2-16                                            |
| using 1-4                                | output ranges 2-16                                   |
| aliasing 2-6                             | resolution 2-16                                      |
| analog I/O panel                         | specifications A-4                                   |
| using to test configuration 4-2          | Analog output hardware test C-17                     |
| analog input                             | Analog output software test C-22                     |
| current loops 3-19                       | Analog outputs                                       |
| differential configuration 3-17, 3-18    | hardware test C-17                                   |
| pseudo-differential configuration 3-17   | software test C-22                                   |
| screw terminal assignments 3-12          | analog outputs                                       |
| single-ended configuration 3-16          | calibration 5-3                                      |
| analog input features 2-2                | analog-to-digital converter                          |
| A/D sample clock 2-6                     | calibrating 5-3                                      |
| channel list 2-4                         | API                                                  |
| channels 2-3                             | DriverLINX 3-3                                       |
| conversion modes 2-7                     | application program                                  |
| data format 2-14                         | LabVIEW, description 3-4                             |
| data transfer 2-14                       | TestPoint description 3-3                            |
| error conditions 2-15                    | application programming interface                    |
| gain 2-4                                 | DriverLINX 3-3                                       |
| gain list 2-5                            | application wiring 3-14                              |
| input ranges 2-4                         | analog outputs 3-20                                  |
| resolution 2-3                           | current loop analog inputs 3-19                      |

| digital inputs and outputs 3-21 differential channels A-10 event counting applications 3-22 single-ended A-10 externally cascaded counter/timers 3-23, 3-25 channel-gain list 2-4 frequency measurement applications 3-24 depth A-10 pseudo-differential analog inputs 3-17 random A-10 |                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| externally cascaded counter/timers 3-23, 3-25 channel-gain list 2-4 frequency measurement applications 3-24 depth A-10                                                                                                                                                                  |                |
| frequency measurement applications 3-24 depth A-10                                                                                                                                                                                                                                      |                |
|                                                                                                                                                                                                                                                                                         |                |
| pseudo differential analog inputs 3 17 random A 10                                                                                                                                                                                                                                      |                |
| pseudo-differential analog inputs 3-17 Tandom A-10                                                                                                                                                                                                                                      |                |
| pulse output applications 3-24 sequential A-10                                                                                                                                                                                                                                          |                |
| single-ended analog inputs 3-16 zero start A-10                                                                                                                                                                                                                                         |                |
| attaching the screw terminal panel 3-8 Channel-Gain List FIFO 2-4                                                                                                                                                                                                                       |                |
| channels                                                                                                                                                                                                                                                                                |                |
| analog input 2-3                                                                                                                                                                                                                                                                        |                |
| analog output 2-16                                                                                                                                                                                                                                                                      |                |
| banks (digital I/O) 2-17 counter/timer 2-19                                                                                                                                                                                                                                             |                |
| base clock frequency A-11 digital I/O 2-17                                                                                                                                                                                                                                              |                |
| binary data encoding A-10 number of A-10                                                                                                                                                                                                                                                |                |
| bipolar signals 2-4 Checks                                                                                                                                                                                                                                                              |                |
| block diagram 2-2 troubleshooting                                                                                                                                                                                                                                                       |                |
| Board systematic problem isolation (                                                                                                                                                                                                                                                    | C-2            |
| systematic problem isolation C-13 clock sources                                                                                                                                                                                                                                         | C 2            |
| board specifications A-7, A-8 external A/D sample clock 2-7                                                                                                                                                                                                                             |                |
| buffers A-9 external C/T clock 2-20                                                                                                                                                                                                                                                     |                |
| inprocess flush A-9 internal A/D sample clock 2-6                                                                                                                                                                                                                                       |                |
| multiple wrap mode A-9 internal C/T clock 2-20                                                                                                                                                                                                                                          |                |
| single wrap mode A-9 internal retrigger clock 2-8                                                                                                                                                                                                                                       |                |
| bus mastering, PCI 2-14 internally cascaded C/T clock 2-20                                                                                                                                                                                                                              | 1              |
| clocks                                                                                                                                                                                                                                                                                  | ,              |
|                                                                                                                                                                                                                                                                                         |                |
| base frequency A-11 external A-11                                                                                                                                                                                                                                                       |                |
| C/C++ internal A-11                                                                                                                                                                                                                                                                     |                |
| ·                                                                                                                                                                                                                                                                                       | . 11           |
| function libraries for programming in 1-3 maximum external clock divider A                                                                                                                                                                                                              | <b>\-</b> 11   |
| C/T clock sources 2-19 maximum throughput A-11                                                                                                                                                                                                                                          | 1.1            |
| cascaded C/T clock 2-20 minimum external clock divider A                                                                                                                                                                                                                                | 11             |
| external C/T clock 2-20 minimum throughput A-11                                                                                                                                                                                                                                         |                |
| internal C/T clock 2-20 number of extra A-11                                                                                                                                                                                                                                            |                |
| C/T subsystem 2-19 common ground sense jumper 3-10                                                                                                                                                                                                                                      |                |
| specifications A-6 connecting                                                                                                                                                                                                                                                           |                |
| CAB-305 cable 1-6, 3-8 KPCI-3101–4 Series board                                                                                                                                                                                                                                         |                |
| cable I/O pin assignments 3-7                                                                                                                                                                                                                                                           |                |
| CAB-305 3-8 connecting signals 3-15                                                                                                                                                                                                                                                     |                |
| cables analog outputs 3-20                                                                                                                                                                                                                                                              |                |
| CAB-305 1-6 current loop analog inputs 3-19                                                                                                                                                                                                                                             |                |
| calibration A-11 differential analog inputs 3-18                                                                                                                                                                                                                                        |                |
| analog input calibration 5-3 digital inputs and outputs 3-21                                                                                                                                                                                                                            |                |
| analog output calibration 5-3 event counting applications 3-22, 3                                                                                                                                                                                                                       |                |
| DriverLINX calibration utility externally cascaded counter/timers                                                                                                                                                                                                                       |                |
| starting 5-3 frequency measurement application                                                                                                                                                                                                                                          |                |
| equipment needed 5-2 pseudo-differential analog inputs 3                                                                                                                                                                                                                                | 3-17           |
| potentiometers, absence of 5-2 pulse output applications 3-24                                                                                                                                                                                                                           |                |
| cascading counter/timers 2-20, A-11 single-ended analog inputs 3-16                                                                                                                                                                                                                     |                |
| cascading counters, externally 3-23, 3-25 Connector                                                                                                                                                                                                                                     |                |
| CD ROM drive required, computer 1-5 expansion slot, systematic problem                                                                                                                                                                                                                  | isolation C-12 |
|                                                                                                                                                                                                                                                                                         |                |
| channel connector J1 pin assignments                                                                                                                                                                                                                                                    |                |
| channel connector J1 pin assignments  mapping KPCI-3101–4 Series board B-2  in DriverLINX Analog I/O Panel 4-3 STA-300 screw terminal panel B-3                                                                                                                                         |                |

| connector J2 pin assignments, STA-300 screw terminal | data encoding 2-14, 2-17                      |
|------------------------------------------------------|-----------------------------------------------|
| panel B-4                                            | binary A-10                                   |
| Connector Pin Assignments B-1                        | data flow modes                               |
| continuous operations A-9                            | continuous about-trigger operations A-9       |
| about-trigger A-9                                    | continuous C/T operations A-9                 |
| continuously-paced scan mode 2-7                     | continuous digital input operations 2-18, A-9 |
| event counting 2-23                                  | continuous post-trigger operations A-9        |
| externally-retriggered scan mode 2-9                 | continuous pre-trigger operations A-9         |
| internally-retriggered scan mode 2-8                 | single value operations A-9                   |
| post-trigger A-9                                     | data format                                   |
| pre-trigger A-9                                      | analog input 2-14                             |
| pulse output 2-26                                    | analog output 2-17                            |
| conversion modes 2-7                                 | data transfer 2-14                            |
| continuously-paced scan mode 2-7                     | Delphi                                        |
| externally-retriggered scan mode 2-9                 | DriverLINX driver for 3-3                     |
| internally-triggered scan mode 2-8                   | function libraries for programming in 1-3     |
| single value analog input 2-7                        | description of the functional subsystems      |
| single value analog output 2-17                      | A/D 2-2                                       |
| conversion rate 2-7, 2-8, 2-9                        | C/T 2-19                                      |
| counter/timer                                        | D/A 2-16                                      |
| cascading externally 3-23, 3-25                      | DIN and DOUT 2-17                             |
| connecting event counting signals 3-22, 3-23         | differential channels A-10                    |
| connecting frequency measurement signals 3-24        | number of A-10                                |
| connecting pulse output signals 3-24                 | differential inputs 3-15                      |
| screw terminal assignments 3-13                      | Digital I/O                                   |
| counter/timer features 2-19                          | general-purpose digital I/O                   |
| C/T clock sources 2-19, A-11                         | hardware test C-20                            |
| cascading A-11                                       | software test C-25                            |
| channels 2-19, A-10                                  | digital I/O                                   |
| duty cycle 2-22                                      | connections 3-21                              |
| event counting mode 2-23, A-11                       | screw terminal assignments 3-13               |
| frequency measurement 2-24                           | digital I/O features 2-17                     |
| high-edge gate type 2-21, A-11                       | lines 2-17                                    |
| high-level gate type 2-21, A-11                      | specifications A-5                            |
| high-to-low output pulse A-11                        | digital lines 2-17                            |
| internal gate type 2-21, A-11                        |                                               |
| * **                                                 | specifying in analog input channel list 2-4   |
| low-edge gate type 2-21, A-11                        | digital trigger 2-10                          |
| low-level gate type A-11                             | digital-to-analog converter                   |
| low-to-high output pulse A-11                        | calibrating 5-3                               |
| one-shot mode 2-28, A-11                             | DIN subsystem 2-17                            |
| pulse output types 2-22                              | specifications A-5                            |
| rate generation mode 2-26, A-11                      | DMA resources 2-14                            |
| repetitive one-shot mode 2-30, A-11                  | DOUT subsystem 2-17                           |
| specifications A-6                                   | specifications A-5                            |
| counting events 2-23                                 | DriverLINX                                    |
| CPU, required for KPCI-3101–4 Series 1-5             | analog I/O panel                              |
| current loop inputs 3-19                             | description 1-3                               |
|                                                      | API DLLs                                      |
|                                                      | description 1-3                               |
|                                                      | description 1-3, 3-3                          |
| D/A subsystem 2-16                                   | event viewer 6-2                              |
| specifications A-4                                   | installation 3-4                              |
| DACs (digital-to-analog converters)                  | test panels. See under Test panels            |
| calibrating 5-3                                      | DriverLINX Analog I/O Panel 4-2               |
|                                                      | duty cycle 2-22                               |

| E |                                       | G                                    |
|---|---------------------------------------|--------------------------------------|
|   | edge gate type                        | gain                                 |
|   | high 2-21                             | analog input 2-4                     |
|   | low 2-21                              | analog inputs                        |
|   | encoding data                         | calibrating 5-3                      |
|   | analog input 2-14                     | analog output 2-16                   |
|   | analog output 2-17                    | analog outputs                       |
|   | environmental specifications A-7, A-8 | calibrating 5-3                      |
|   | error handling 6-2                    | number of A-10                       |
|   | errors, analog input 2-15             | gain list, analog input 2-5          |
|   | event counting 2-23, 3-21             | gap-free data A-9                    |
|   | event counting mode A-11              | gate input signal 2-21               |
|   | event viewer                          | gate type 2-21                       |
|   | in DriverLINX                         | falling edge 2-21                    |
|   | using for troubleshooting 6-2         | high level 2-21                      |
|   | expansion slot                        | high-edge A-11                       |
|   | requirement 1-5                       | high-level A-11                      |
|   | expansion slot selection 3-5          | internal A-11                        |
|   | external clock A-11                   | low-edge A-11                        |
|   | A/D sample 2-7                        | low-level A-11                       |
|   | C/T 2-20                              | none (software) 2-21                 |
|   | external clock divider                | rising edge 2-21                     |
|   | maximum A-11                          | GCL depth A-10                       |
|   | minimum A-11                          | generating continuous pulses 2-26    |
|   | external digital trigger 2-10, A-10   | Grounding                            |
|   | externally-retriggered scan mode 2-9  | KPCI-3101-4 Series I/O connector pin |
|   | extra retrigger A-9                   | assignments 3-7                      |
| F |                                       | Н                                    |
|   | falling-edge gate type 2-21           | hard disk, required free space 1-5   |
|   | features 1-2                          | high-edge gate type 2-21, A-11       |
|   | Flowchart                             | high-level gate type 2-21, A-11      |
|   | problem isolation Scheme A C-3        | high-to-low pulse output 2-22        |
|   | problem isolation Scheme B C-5        |                                      |
|   | problem isolation Scheme C C-10       | I                                    |
|   | problem isolation Scheme D C-12       | •                                    |
|   | problem isolation Scheme E C-13       | inprocess buffers A-9                |
|   | problem isolation Scheme F C-13       | input configuration                  |
|   | problem isolation Scheme G C-13       | differential analog 3-15             |
|   | formatting data                       | single-ended analog 3-15             |
|   | analog input 2-14                     | Input FIFO Overflow error 2-15       |
|   | analog output 2-17                    | input ranges 2-4                     |
|   | frequency                             | inputs, analog                       |
|   | base clock A-11                       | calibration 5-3                      |
|   | external A/D sample clock 2-7         | inserting the board 3-6              |
|   | external C/T clock 2-20               | Installation                         |
|   | internal A/D sample clock 2-6, A-11   | systematic problem isolation C-5     |
|   | internal C/T clock 2-20, A-11         | Installation and Configuration 3-1   |
|   | internal retrigger clock 2-8, A-9     | installing                           |
|   | frequency measurement 2-24            | DriverLINX 3-4                       |

|          | installing the board 3-5 installing the KPCI-3101–4 Series Support Software 3-2 | N                                     |
|----------|---------------------------------------------------------------------------------|---------------------------------------|
|          | internal clock A-11                                                             | number of                             |
|          | A/D sample 2-6                                                                  | differential channels A-10            |
|          | C/T 2-20                                                                        | DMA channels A-9                      |
|          | internal gate type 2-21, A-11                                                   | extra clocks A-11                     |
|          | internal retrigger A-9                                                          | extra triggers A-10                   |
|          | internal retrigger clock 2-8                                                    | filters A-10                          |
|          | internally-retriggered scan mode 2-8                                            | gains A-10                            |
|          | memany reargeted sean mode 2 o                                                  | I/O channels A-10                     |
|          |                                                                                 | resolutions A-10                      |
|          |                                                                                 | scans per trigger A-9                 |
|          | J1 connector pin assignments                                                    | single-ended channels A-10            |
|          | KPCI-1301–4 Series board B-2                                                    | voltage ranges A-10                   |
|          | STA-300 screw terminal panel B-3                                                | Nyquist Theorem 2-6                   |
|          | J2 connector pin assignments                                                    | ryquist Theorem 2-0                   |
|          | STA-300 screw terminal panel B-4                                                |                                       |
|          | jumper W1 3-10                                                                  | U                                     |
|          | Jumper W1 3-10                                                                  | offset                                |
| <b>'</b> |                                                                                 | analog-to-digital converter offset    |
| K        |                                                                                 | zeroing 5-3                           |
|          | KPCI-3101–4 Series documentation                                                | digital-to-analog converter offset    |
|          | installing 3-2                                                                  | zeroing 5-3                           |
|          | viewing 1-4                                                                     | one-shot mode 2-28, A-11              |
|          | Viewing 1-4                                                                     | online help                           |
|          |                                                                                 | for DriverLINX 1-3                    |
| L        |                                                                                 | Operating system (OS), required 1-5   |
|          | LabVIEW                                                                         | operation modes                       |
|          | function libraries for programming in 1-3                                       | continuous digital input 2-18         |
|          | installation 3-4                                                                | continuously-paced scan mode 2-7      |
|          | LabVIEW software                                                                | event counting 2-23                   |
|          | description 3-4                                                                 | frequency measurement 2-24            |
|          | Learn DriverLINX                                                                | internally-retriggered scan mode 2-8  |
|          | description 1-3                                                                 | one-shot pulse output 2-28            |
|          | level gate type                                                                 | rate generation 2-26                  |
|          | high 2-21                                                                       | repetitive one-shot pulse output 2-30 |
|          | low-edge gate type 2-21, A-11                                                   | single value analog input 2-7         |
|          | low-level gate type A-11                                                        | single value analog output 2-17       |
|          | low-to-high pulse output 2-22                                                   | oscilloscope                          |
|          | low-to-nigh pulse output 2-22                                                   | in DriverLINX Analog I/O Panel 4-     |
|          | •                                                                               | output pulse                          |
| V        | l                                                                               | high-to-low A-11                      |
|          | measuring frequency 2-24                                                        | low-to-high A-11                      |
|          | memory                                                                          | output ranges 2-16                    |
|          | ·                                                                               | output ranges 2-10<br>outputs, analog |
|          | required for computer 1-5                                                       | calibration 5-3                       |
|          | messages A-9                                                                    |                                       |
|          | multiple buffer wrap mode A-9                                                   | outputting pulses                     |
|          |                                                                                 | continuously 2-26                     |
|          |                                                                                 | one-shot 2-28                         |
|          |                                                                                 | repetitive one-shot 2-30              |

| P |                                               | retriggered scan mode                          |
|---|-----------------------------------------------|------------------------------------------------|
|   | PCI bus master 2-14                           | externally 2-9<br>internally 2-8               |
|   |                                               | · · · · · · · · · · · · · · · · · · ·          |
|   | physical specifications A-7, A-8              | rising-edge gate type 2-21                     |
|   | pin assignments DT300 Series J1 connector B-2 | C                                              |
|   |                                               | S                                              |
|   | STA 300 screw terminal panel J1 connector B-3 | Cafata Danasations 1                           |
|   | STA-300 screw terminal panel J2 connector B-4 | Safety Precautions 1                           |
|   | ports 2-17                                    | sample clock                                   |
|   | post-trigger acquisition mode 2-10, A-9       | external A/D 2-7                               |
|   | power 3-14                                    | internal A/D 2-6                               |
|   | requirements for computer 1-5                 | sample rate 2-7                                |
|   | screw terminal assignments 3-13               | scan mode                                      |
|   | power specifications A-7, A-8                 | externally retriggered 2-9                     |
|   | precautions                                   | internally retriggered 2-8                     |
|   | installation                                  | scan per trigger A-9                           |
|   | DriverLINX before board 3-2                   | screw terminal panel 1-6, 3-8                  |
|   | pre-trigger acquisition mode 2-11, A-9        | analog input assignments 3-12                  |
|   | problem isolation 6-2                         | analog output assignments 3-13                 |
|   | program, application                          | counter/timer assignments 3-13                 |
|   | LabVIEW 3-4                                   | digital I/O assignments 3-13                   |
|   | TestPoint 3-3                                 | jumper W1 3-10                                 |
|   | programmable gain A-10                        | layout 3-9                                     |
|   | programmable resolution A-10                  | power 3-15                                     |
|   | programming languages                         | resistors R1 to R8 3-11                        |
|   | DriverLINX driver for, compatibility 3-3      | resistors R9 to R16 3-11                       |
|   | pulse output                                  | selecting an expansion slot 3-5                |
|   | duty cycle 2-22                               | sequential channel-gain list A-10              |
|   | one-shot 2-28                                 | setting up the computer 3-5                    |
|   | rate generation 2-26                          | single buffer wrap mode A-9                    |
|   | repetitive one-shot 2-30                      | single value operations A-9                    |
|   | signals 2-22                                  | analog input 2-7                               |
|   | types 2-22                                    | single-ended channels A-10                     |
|   | pulse train output 2-26                       | number of A-10                                 |
|   | pulse width 2-22                              | single-ended inputs 3-16                       |
|   | puise wittii 2-22                             | size                                           |
| D |                                               | board A-7                                      |
| R |                                               | screw terminal panel A-8                       |
|   | random channel gain list A 10                 | slot selection 3-5                             |
|   | random channel-gain list A-10                 | Software                                       |
|   | ranges                                        |                                                |
|   | analog input 2-4                              | systematic problem isolation C-10              |
|   | analog output 2-16                            | tests                                          |
|   | number of A-10                                | analog input software test C-20                |
|   | rate generation mode A-11                     | analog output software test C-22               |
|   | repetitive one-shot mode 2-30, A-11           | general-purpose digital I/O software test C-25 |
|   | resistors R1 to R8 3-11                       | software                                       |
|   | resistors R9 to R16 3-11                      | DriverLINX                                     |
|   | resolution A-10                               | description 3-3                                |
|   | analog input 2-3                              | installation, 3-4                              |
|   | analog output 2-16                            | included with board 1-5, 3-3                   |
|   | number of A-10                                | LabVIEW                                        |
|   | retrigger 2-9                                 | description 3-4                                |
|   | retrigger clock 2-8                           | LabView                                        |
|   | retrigger frequency 2-8, A-9                  | installation, 3-4                              |
|   |                                               | options synopsis 1-5                           |

| TestPoint                               | T                                              |
|-----------------------------------------|------------------------------------------------|
| description 3-3                         | •                                              |
| installation, 3-4                       | technical support 6-6                          |
| software calibration A-11               | Test panels                                    |
| software supported 1-3                  | Analog I/O Panel (AIO Panel)                   |
| software trigger 2-10, A-10             | digital voltmeter utility                      |
| specifications                          | using, in Analog input hardware test C-15      |
| analog input A-2                        | level control utility                          |
| analog output A-4                       | using, in Analog output hardware test C-1      |
| counter/timer A-6                       | using, in installation check/problem           |
| digital I/O A-5                         | isolation C-5                                  |
| environmental A-7, A-8                  | test panels                                    |
| physical A-7, A-8                       | Analog I/O Panel (AIO Panel)                   |
| power A-7, A-8                          | starting 4-2                                   |
| specifying a single channel             | using, in installation check/problem           |
| analog input 2-3                        | isolation 3-7                                  |
| digital I/O 2-17                        | calibration utility                            |
| specifying one or more channels         | using 5-3                                      |
| analog input 2-4                        | Test Point                                     |
| digital I/O 2-4                         | function libraries for programming in 1-3      |
| SST signal generator                    | Testing the Board 4-1                          |
| used in DriverLINX Analog I/O Panel 4-3 | TestPoint                                      |
| STA-300 screw terminal panel 1-6        | installation 3-4                               |
| subsystem descriptions                  | TestPoint software                             |
| A/D 2-2                                 | description 3-3                                |
| C/T 2-19                                | Tests                                          |
| D/A 2-16                                | analog input hardware test C-14                |
| DIN and DOUT 2-17                       | analog input software test C-20                |
| System requirements 1-5                 | analog output hardware test C-17               |
| System, basic                           | analog output software test C-22               |
| systematic problem isolation for C-3    | general-purpose digital I/O hardware test C-20 |
| Systematic problem isolation            | general-purpose digital I/O software test C-25 |
| for application software C-10           | throughput                                     |
| for basic system C-3                    | maximum A-11                                   |
| for expansion slot C-12                 | minimum A-11                                   |
| for installation C-5                    | transferring data, analog input 2-14           |
| for the board C-13                      | trigger acquisition modes                      |
| for user wiring C-13                    | about-trigger 2-13                             |
| Scheme A C-3                            | post-trigger 2-10                              |
| Scheme B C-5                            | pre-trigger 2-11                               |
| Scheme C C-10                           | triggered scan A-9                             |
| Scheme D C-12                           | extra retrigger A-9                            |
| Scheme E C-13                           | internal retrigger A-9                         |
| Scheme F C-13                           | number of scans per trigger A-9                |
| Scheme G C-13                           | retrigger frequency A-9                        |
| specified hardware I/O tests C-14       | scan per trigger A-9                           |
| specified software I/O tests C-20       | Triggered Scan Counter 2-8                     |
| verification of problem solution C-13   | triggered scan mode 2-8                        |
| . The control of problem bolution C 15  | 21660100 00011 111000 2 0                      |

| triggers                                                    | Visual C/C++                                   |
|-------------------------------------------------------------|------------------------------------------------|
| external 2-10, A-10                                         | DriverLINX driver for 3-3                      |
| number of extra A-10                                        | voltage ranges                                 |
| software 2-10, A-10                                         | number of A-10                                 |
| Troubleshooting                                             | voltmeter                                      |
| systematic problem isolation                                | in DriverLINX Analog I/O Panel 4-2             |
| specified hardware I/O tests C-14                           |                                                |
| specified software I/O tests C-20                           | W                                              |
| tests, problem isolation scheme-specified                   | <b>* *</b>                                     |
| analog input hardware test C-14                             | W1 jumper 3-10                                 |
| analog input software test C-20                             | Windows messages A-9                           |
| analog output hardware test C-17                            | Windows operating system, required version 1-5 |
| analog output software test C-22                            | Wiring                                         |
| general-purpose digital I/O hardware test C-20              | o systematic problem isolation scheme for C-13 |
| general-purpose digital I/O software test C-25              | wiring recommendations 3-15                    |
| troubleshooting 6-2                                         | wiring signals 3-15                            |
| procedure 6-2                                               | analog outputs 3-20                            |
| troubleshooting table 6-4                                   | current loop analog inputs 3-19                |
| TTL trigger 2-10                                            | differential analog inputs 3-18                |
| Turbo Paxcal                                                | digital inputs and outputs 3-21                |
| function libraries for programming in 1-3                   | event counting applications 3-22, 3-23         |
|                                                             | externally cascading counter/timers 3-23, 3-25 |
|                                                             | frequency measurement applications 3-24        |
| O                                                           | pseudo-differential analog inputs 3-17         |
| unipolar signals 2-4                                        | pulse output applications 3-24                 |
| unpacking the board 3-2                                     | single-ended analog inputs 3-16                |
| V                                                           | Z                                              |
| Verification, to conclude systematic problem isolation C-13 | zero start sequential channel-gain list A-10   |
| verifying board operation 4-2                               |                                                |
| viewing the KPCI-3101–4 Series documentation 1-4            |                                                |
| Visual Basic                                                |                                                |
| DriverLINX driver for 3-3                                   |                                                |
| function libraries for programming in 1-3                   |                                                |

Specifications are subject to change without notice.

All Keithley trademarks and trade names are the property of Keithley Instruments, Inc. All other trademarks and trade names are the property of their respective companies.



Keithley Instruments, Inc. 28775 Aurora Road • Cleveland, Ohio 44139 • 440-248-0400 • Fax: 440-248-6168

1-888-KEITHLEY (534-8453) • www.keithley.com

Sales Offices: BELGIUM: Bergensesteenweg 709 • B-1600 Sint-Pieters-Leeuw • 02-363 00 40 • Fax: 02/363 00 64

CHINA: Yuan Chen Xin Building, Room 705 • 12 Yumin Road, Dewai, Madian • Beijing 100029 • 8610-8225-1886 • Fax: 8610-8225-1892

 FINLAND:
 Tietäjäntie 2 • 02130 Espoo • Phone: 09-54 75 08 10 • Fax: 09-25 10 51 00

 FRANCE:
 3, allée des Garays • 91127 Palaiseau Cédex • 01-64 53 20 20 • Fax: 01-60 11 77 26

 GERMANY:
 Landsberger Strasse 65 • 82110 Germering • 089/84 93 07-40 • Fax: 089/84 93 07-34

GREAT BRITAIN: Unit 2 Commerce Park, Brunel Road • Theale • Berkshire RG7 4AB • 0118 929 7500 • Fax: 0118 929 7519

INDIA: 1/5 Eagles Street • Langford Town • Bangalore 560 025, INDIA • 080 212 8027 • Fax: 080 212 8005

ITALY: Viale San Gimignano, 38 • 20146 Milano • 02-48 39 16 01 • Fax: 02-48 30 22 74

JAPAN: New Pier Takeshiba North Tower 13F • 11-1, Kaigan 1-chome • Minato-ku, Tokyo 105-0022 • 81-3-5733-7555 • Fax: 81-3-5733-7556

KOREA: 2FL., URI Building • 2-14 Yangjae-Dong • Seocho-Gu, Seoul 137-888 • 82-2-574-7778 • Fax: 82-2-574-7838

**NETHERLANDS:** Postbus 559 • 4200 AN Gorinchem • 0183-635333 • Fax: 0183-630821

SWEDEN: c/o Regus Business Centre • Frosundaviks Allé 15, 4tr • 169 70 Solna • 08-509 04 679 • Fax: 08-655 26 10

TAIWAN: 1FL., 85 Po Ai Street • Hsinchu, Taiwan, R.O.C. • 886-3-572-9077• Fax: 886-3-572-9031