# NbSi Barrier Junctions Tuned for Metrological Applications up to 70 GHz: 20 V Arrays for Programmable Josephson Voltage Standards

F. Müller, T. Scheller, R. Wendisch, R. Behr, O. Kieler, L. Palafox, Senior Member, IEEE, and J. Kohlmann

Abstract—PTB started using the robust Nb<sub>x</sub>Si<sub>1-x</sub> barrier junction technology for the fabrication of large arrays for the Programmable Josephson Voltage Standard (PJVS) and for the Josephson Arbitrary Waveform Synthesizer 3 years ago. We demonstrate how Nb-doping of the amorphous Si barrier causes the transition from an underdamped to a desired overdamped junction behavior. Special dc SQUIDs have been used to evaluate junction capacitance and noise properties. The critical current of small junctions as a function of applied magnetic field has been investigated. On the basis of an existing 70 GHz design previously used for 10 V PJVS chips, we fabricated for the first time 20 V circuits with nearly 140 000 double-stacked Josephson junctions. A direct on-chip comparison between the two 10 V halves of the binary-divided array confirmed the metrological suitability of the 20 V circuits for dc and ac applications.

*Index Terms*—Amorphous NbSi barrier, Josephson junctions, programmable Josephson voltage standard, SINIS junction, SIS junction, SQUID.

### I. INTRODUCTION

**F** OR a few years now, Nb junctions with  $Nb_xSi_{1-x}$  barriers have been used to fabricate large arrays for PJVSs and JAWSs [1], [5]. As the electrical properties of this junction type can be easily tuned by changing the niobium content and the thickness of the barrier, operating frequencies ranging from 15 GHz to 70 GHz and above are possible [2]. The implementation of this robust technology as a substitute for the formerly used SINIS technology was a breakthrough in the realization of functioning and defect-free 10 V circuits for the PJVS [3]. Since 2010, PTB fabricates completely in-house 10 V circuits comprising 69 632 Josephson junctions (JJs) with  $Nb_xSi_{1-x}$ barriers operating at 70 GHz [4]. Also in 2010, NIST reported their first 10 V PJVS realized with triple-stacked Nb<sub>x</sub>Si<sub>1-x</sub> JJs for operation from 16 GHz to 20 GHz [5]. In 2012, the use of Nb<sub>x</sub>Si<sub>1-x</sub> JJs for voltage standard applications will culminate undoubtedly with the fabrication of the first binary-divided 20 V circuits with 139 264 JJs (realized by double stacks) operating at 70 GHz for the PJVS at PTB. Section III of this paper describes this recent achievement and the metrological

The authors are with the Physikalisch-Technische Bundesanstalt (PTB), 38126 Braunschweig, Germany (e-mail: franz.mueller@ptb.de; thomas. scheller@ptb.de; ruediger.wendisch@ptb.de; ralf.behr@ptb.de; oliver.kieler@ptb.de; luis.palafox@ptb.de; johannes.kohlmann@ptb.de).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TASC.2012.2235895

characterization of these circuits. But first in Section II, we report the current status of the fabrication technology at PTB and summarize the electrical properties of Nb-Nb<sub>x</sub>Si<sub>1-x</sub>-Nb JJs as function of the Nb content in the barrier.

# II. FABRICATION PROCESS AND BASIC PROPERTIES OF ARRAYS BUILT WITH Nb-Nb $_x$ Si $_{1-x}$ -Nb Junctions

#### A. Fabrication Process

In 2006, PTB produced the first-ever 10 V binary-divided arrays in SINIS (S = superconductor, I = insulator, N =normal metal) technology usable for applications in ac metrology [6]. But the low fabrication yield due to damage of the very thin AlO<sub>x</sub>-barriers, was a strong motivation to seek another barrier material with sufficient damping and evaluating its suitability for an existing and proven 70 GHz microwave design [3]. Driven by the idea that SNS junctions are very robust also in a complex fabrication process, the barrier material finally found was the "rediscovered" amorphous  $Nb_xSi_{1-x}$ . The resistivity of this material, already known since 1987 as a candidate for Josephson junctions [7], can be controlled by its Nb content from insulating to conducting (metallic). It therefore represents an almost universal barrier material for Josephson junctions, allowing control of characteristic frequency and damping. For instance, NIST started using Nb<sub>x</sub>Si<sub>1-x</sub> barriers for SNS arrays driven at 20 GHz already in 2007 [8]. PTB (design, circuit fabrication) and NIST (trilayer deposition) together successfully demonstrated that this junction type can also be customized for 70 GHz. Within the framework of this cooperation, 10 V arrays for the PJVS with Nb<sub>x</sub>Si<sub>1-x</sub> barrier junctions were first realized in 2008 [3]. These 70 GHz circuits immediately showed a better performance (current margins larger than 1 mA) and for the first time no "missing junctions", as compared to 10 V SINIS arrays.

In 2010, PTB itself started to fabricate such 10 V arrays for the PJVS completely in-house using an automated sputtering cluster. The patterning process of the SNS circuits starts from Nb-Nb<sub>x</sub>Si<sub>1-x</sub>-Nb trilayers deposited by the dc sputtering technique onto 3 inch Si wafers. The growth of the Nb<sub>x</sub>Si<sub>1-x</sub> layer is the key step within the trilayer deposition, because both the thickness and the composition determine very sensitively the critical current density  $j_c$  and the characteristic voltage  $I_cR_n$ of the JJs ( $I_c$  being the critical current and  $R_n$  the normal state resistance). To ensure a well-controlled deposition, the Nb<sub>x</sub>Si<sub>1-x</sub> barrier is co-sputtered in a separate chamber from two 2 inch targets (Nb and p-doped Si) in confocal position onto the rotating wafer. This extends the life time of the Nb

Manuscript received September 28, 2012; accepted December 18, 2012. Date of publication December 21, 2012; date of current version January 23, 2013.

target and the sputtering rate is kept relatively constant over a long period. The target values for  $I_c$  and  $R_n$  of a given design [3] hence become easier to achieve and to reproduce. Control of the Nb content is realized by adjusting the power supplied to the Nb sputter gun and assuming a fixed power on the Si target. We fabricate our trilayers for 70 GHz with 14 W, which results in a Nb content of  $x \approx 10$  at.% evaluated by EDX analysis using Ge substrates. For 16 GHz, we apply about 28 W  $(x \approx 20 \text{ at.}\%)$ . Si is always sputtered at 130 W. Another key parameter of the barrier deposition is the co-sputtering time of Si and Nb which determines the thickness of the Nb<sub>x</sub>Si<sub>1-x</sub> layer. We found that the co-deposition rate is always smaller than the sum of the Nb and Si rate and at 14 W nearly identical with the Si deposition rate. These facts suggest a relatively loose structure of the amorphous Si which facilitates the inclusion of Nb atoms up to a certain degree.

A 4 inch Nb target in a different chamber and positioned face to face is used for all other Nb layers: Base electrode of the trilayer (200 nm thick), counter electrode (100 nm) and the 560 nm thick wiring layer. The deposited trilayers are patterned by means of a self-aligning process that is very similar to the fundamental SNEP technique first developed by Gurvich *et al.* [9]. The only difference is that  $Al_2O_3$  is substituted by  $Nb_xSi_{1-x}$ . All metallic (Nb, NbSi) and insulating  $(SiO_2)$  layers are patterned with e-beam lithography and ICP (Inductive Coupled Plasma) dry etching with  $SF_6$  and  $CHF_3$ except for the Nb ground plane and the AuPd load resistor for termination of the microstripline. More details can be found in [3]. As the etching rates of Nb and NbSi are quite similar and result in nearly vertical edges, the patterning of double-stacked junctions from deposited pentalayers easily allows to increase the number of JJs [2].

#### B. Basic Junction and Array Properties

Josephson junctions with amorphous Si (a-Si) as barrier material were already investigated in the early eighties. It was demonstrated that under certain conditions large values of  $I_c R_n$ up to 1 mV are achievable [10]. Electrical transport processes in amorphous Si are dominated by hopping conduction: resonant tunneling between localized states of similar energy formed by non-bound electrons (dangling bonds of Si). It is assumed that inelastic resonant tunneling through localized states causes the internal shunting of Nb-Si-Nb junctions [11]. There are a number of experimental and theoretical papers dealing with the hopping conduction and its noise properties. A detailed review article about the 1/f noise in variable range hopping conduction was written by Shklovskii [12]. Another group observed enhanced shot noise (with respect to the Poisson value) and explaines it by correlated resonant tunneling involving interacting localized states [13]. The influence of Schottky barriers (between Nb and Si) on the electrical transport processes through the barrier is still an open question [14]. In order to characterize the initial situation (quality of Si target, deposition parameters) without Nb-doping, we prepared Nb JJs with a 5 nm thick a-Si barrier.

Fig. 1 shows the current-voltage characteristic (IVC) of a 100 junction array. The shape of this IVC is typical for un-



Fig. 1. IVC of an array with 100 Nb-Si-Nb Josephson junctions. Averaged junction parameters:  $I_c = 280 \ \mu A$  (inset),  $I_c R_n = 1 \ mV$  with  $R_n = 3.4 \ \Omega$  given by the linear IVC above  $2\Delta$ (Nb)/e,  $d_{\rm Si} = 5 \ m$  and junction area =  $120 \ \mu m^2$ . The inset shows a larger  $I_c$  for the case where the current source is battery-powered and the voltage measured with an oscilloscope instead of a digital voltmeter.



Fig. 2. IVC of a 10-junction array with Nb<sub>x</sub>Si<sub>1-x</sub> barriers ( $x \approx 9$  at %, d = 10 nm). The inset shows the enlarged IVC at low currents. Junction parameters:  $I_c = 15 \ \mu$ A,  $I_c R_n = 375 \ \mu$ V ( $R_n$  at 2  $I_c$ ) and junction area = 20  $\mu$ m<sup>2</sup>.

derdamped SIS junctions of high quality [15], i.e. low subgap current and steep current rise at the Nb sumgap voltage  $2\Delta/e =$ 2.88 mV/JJ. The characteristic voltage  $I_c R_n$  is about 1 mV, calculated with an averaged  $I_c = 280 \ \mu$ A (inset of Fig. 1). This high-quality SIS characteristic can be explained by assuming distances between localized states larger than the thickness of the a-Si layer. The a-Si constitutes in this case a nearly ideal semiconducting tunnel barrier with a low barrier height which ensures a sufficiently large tunneling probability even for a relatively large barrier thickness (5 nm).

Adding Nb by co-sputtering to the a-Si increases the density of electron states inside the barrier and therefore the subgap current too. It is well known that a significant effect on the electronic properties of a-Si can only be observed for a Nb content in the percent range [16]. This effect of Nb-doping is illustrated by Fig. 2, presenting the IVC of an array consisting of 10 JJs. The Nb<sub>x</sub>Si<sub>1-x</sub> barrier is 10 nm thick and contains about 9 at.% of Nb. The strongly increased subgap current generates the desired internal shunting of the JJs, i.e. the JJs have become more or less overdamped [15] and show negligible hysteresis (inset of Fig. 2). When the Nb content is increased further,  $Nb_xSi_{1-x}$  undergoes at 11.5 at.% a metal-insulatortransition (M-I-T) [17]. Arrays used for JAWS are characterized by x > 11.5 at.% (typically 20 at.%). The barrier becomes metallic and the resulting IVC in the subgap region resembles the classical SNS type that can be described by the RSCJ model [15]. Microwave-induced Shapiro steps of first order with a large current width, needed both for the PJVS and for the JAWS, are always generated just above  $I_c$ . For that reason and in order to avoid a possible hysteresis close to  $I_c$ , we define the characteristic voltage  $V_{\rm c} = I_{\rm c} \cdot R_{\rm n}$  for a resistance  $R_{\rm n}$  measured at 2  $I_c$  of the bent IVC. The characteristic voltage has to be optimized for a given frequency f according to  $V_{\rm c} \approx$  $(h/2e) \cdot f$  (h being the Planck constant and e the elementary charge).

In the RSCJ model, the McCumber parameter  $\beta_c =$  $(2e/h)I_{c}R_{n}^{2}C$  describes the damping of the JJs [15]. Most applications, PJVS, SQUIDs, JAWS and single flux quantum based electronics (SFQ), require  $\beta_c \leq 1$ , i.e. no hysteresis of the IVC. In contrast to SNS junctions with classical N metals, the capacitance C of  $Nb_xSi_{1-x}$ -Nb junctions can take nonnegligible values. JJs with  $x \approx 10$  at.% and a thickness of  $\approx$ 10.5 nm, hereafter referred to as "70 GHz-composition", were of special interest for us. This barrier composition enables characteristic voltages  $V_c$  from 130  $\mu$ V to 150  $\mu$ V and a current density  $j_c$  ranging from 2 kA/cm<sup>2</sup> to 4 kA/cm<sup>2</sup>. We followed the method proposed by Maegerlein [18] and determined by means of LC resonances in specially designed dc SQUIDs a specific capacitance of about 380 fF/ $\mu$ m<sup>2</sup>. This value is in approximate agreement with comparable measurements made by NIST on similar JJs, regarding barrier thickness and current density [19]. The large specific capacitance is caused by a huge permittivity ( $\varepsilon_r = 385$ ) of this material, which is not yet fully understood for the Nb-Si system. However there are experimental results demonstrating the divergence of the dielectric constant near the metal-insulator transition in doped semiconductors [20].

Measurements on dc SQUIDs also revealed that the 1/fnoise at low frequencies,  $10^{-4} \cdot \Phi_0/\text{Hz}^{1/2}$  at 1 Hz, is about two orders of magnitude larger than in comparable SQUIDs with shunted Nb-AlO<sub>x</sub>-Nb junctions [21]. Investigations at different operating points suggest that the increased 1/fnoise is due to  $I_c$  fluctuations. In other words:  $I_c$  fluctuations of the Nb<sub>x</sub>Si<sub>1-x</sub> barrier junctions are possibly due to the noise properties of the hopping conduction via localized states mentioned in the introduction to this chapter. However, the  $I_c$ fluctuations are not relevant for Josephson voltage standards, as they are too small to influence significantly the current width of the Shapiro steps.

We also measured  $I_c$  as a function of applied magnetic field in order to investigate the uniformity of the current density [22]. Fig. 3 shows the "magnetic diffraction pattern" of a small  $(4 \ \mu m \times 5 \ \mu m)$  junction with a "70 GHz–composition" of the barrier, whose Josephson penetration depth  $\lambda_J = 12.6 \ \mu m$  is large compared to both junction dimensions. However, there



Fig. 3. Magnetic field dependence of  $I_c$  for a rectangular  $(4 \ \mu m \times 5 \ \mu m)$  JJ with a Nb<sub>x</sub>Si<sub>1-x</sub> barrier ( $x \approx 10 \ at.\%$ ,  $d = 10 \ nm$ ). The magnetic field is parallel to the chip plane and perpendicular to  $L = 4 \ \mu m$ .

is a significant deviation from the Fraunhofer pattern valid for a homogenous current distribution: The secondary maxima of the critical current are elevated and the supercurrent cannot be completely suppressed for any value of the applied field. Whether these facts mean a real deviation from a uniform current distribution, or a non-sinusoidal current-phase relation for this junction type, cannot be concluded from the performed experiments. There is experimental evidence that the currentphase relation for Nb-Si-Nb junctions deviates from the sinusoidal form if resonant tunneling through local states dominates the superconducting current transport [11].

## III. 20 V ARRAYS FOR THE PJVS OPERATED AT 70 GHz

Programmable Josephson Voltage Standards (PJVS) represent, besides the JAWS, the state of the art in the field of dc and ac (limited to low frequencies) voltage metrology. They deliver precise quantized voltages according to the Josephson equation:  $U = nMf/K_{J-90}$ , where n, M, f and  $K_{J-90}$  denote the order of the Shapiro steps (0, ±1), the number of JJs, the precisely controlled microwave frequency and the Josephson constant, respectively. The voltage amplitude can be nearly arbitrarily controlled by programming M and to a lesser extent f.

10 V arrays with Nb<sub>x</sub>Si<sub>1-x</sub> junctions have been routinely produced at PTB since 2010. The 70 GHz design of these binary-divided (programmable) arrays, the experimental investigation and their large field of application in metrology are described in detail by a PTB review paper [1]. The targeted junction parameters:  $I_c R_n = 145 \ \mu V$ ,  $j_c = 3 \ kA/cm^2$  and an almost non-hysteretic IVC could be realized with  $\approx 11$  nm thick barriers containing  $\approx 10 \ at.\%$  Nb, i.e. the Nb<sub>x</sub>Si<sub>1-x</sub> is "located" close to the M-I-T point on the insulating side.

It was challenging for us to use the same design for the fabrication of 20 V arrays by means of double-stacked JJs. After a first incomplete attempt, made in 2009 with pentalayers grown at NIST [23], we were worried about the number of JJs increased by a factor of 2 in each of the microstriplines that are connected in parallel (for the microwaves). However,



Fig. 4. IVC of a 20-V PJVS with 139 259 double-stacked Nb-Nb<sub>x</sub>Si<sub>1-x</sub>-Nb Josephson junctions. Averaged junction parameters:  $I_c = 3$  mA,  $I_cR_n = 130 \ \mu$ V (at 2  $I_c$ ), junction area = 120  $\mu$ m<sup>2</sup>. The inset shows the width of the 20 V step with high voltage resolution (referenced to 2 series-connected Zener diodes).

experiments revealed that the microwave attenuation in an "active" stripline  $(I_{dc} > I_c)$  with double-stacked JJs increases only by approximately 25% compared to a stripline with single JJs. The only slight increase of the microwave attenuation, despite a doubling of the junction number, is caused in our opinion by a nearly complete synchronization of the two vertically stacked JJs only separated by a 50 nm thick Nb layer. Self-coupling effects between neighboring stacks occur in active striplines and facilitate the propagation of microwaves. On the other hand, striplines with unbiased array segments (only in one of the outermost striplines of the 10 V design) can present a serious problem as their microwave attenuation becomes relatively large ( $\approx 0.04$  dB/JJ) [3]. Consequently, active segments lying behind them, could receive too little microwave power in the worst case. Nevertheless, we were able by using the "old" but proven 10 V design, to fabricate the first-ever 20 V binary arrays. Their operating margins are only slightly smaller than for 10 V circuits.

Fig. 4 shows the IVC of the 20 V array with nominal 139 264 JJs arranged in double stacks without and with microwave irradiation. "Missing" JJs (5 for this array) are generally caused by insulation defects between wiring and base electrode leading to superconducting shorts (even number of missing JJs) or by large pinholes in one or both of the double-stacked barriers. A superconducting short between wiring and middle electrode of the stack is very unlikely but cannot be excluded. The inset shows the Shapiro step n = +1 at 20 V with a current width of at least 0.7 mA, which is an acceptable value for most applications.

This binary-divided 20 V circuit allowed us to perform for the first time a direct on-chip comparison between two 10 V arrays by using the two halves of the circuit. We demonstrated that the quantization of the two 10 V Shapiro steps agrees within  $5 \pm 7$  parts in  $10^{11}$  (at room temperature). The suitability of the array for metrological applications has therefore been confirmed.

#### **IV. CONCLUSION**

The PTB fabrication technology for JJs with NbSi-barriers enables the production of microwave circuits with overdamped ( $\beta_c \leq 1$ ) junctions for metrological applications (JAWS and PJVS) in the frequency range from 15 GHz to 70 GHz. This is possible by controlling the thickness and the Nb content of the Nb<sub>x</sub>Si<sub>1-x</sub> barrier. Even strongly underdamped SIS JJs ( $\beta_c \gg 1$ ), formerly used for classical Josephson voltage standards, can be realized at the limit of pure (x = 0) a-Si barriers. The demonstrated high performance of binary-divided 20 V arrays for the PJVS opens up new metrological applications, e.g. linearity measurements of digital voltmeters up to 20 V or synthesizing of 10 V<sub>rms</sub> ac signals.

#### ACKNOWLEDGMENT

The authors thank T. Weimann, B. Egeling, K. Stoerr and A. Zorin for technical support and helpful discussions. We also thank D. Drung and J. Storm from PTB Berlin for helpful discussions and the SQUID noise measurements.

#### REFERENCES

- R. Behr, O. Kieler, J. Kohlmann, F. Müller, and L. Palafox, "Development and metrological applications of Josephson arrays at PTB," *Meas. Sci. Technol.*, vol. 23, p. 124002, Dec. 2012, (19 pp.).
- [2] B. Baek, P. D. Dresselhaus, and S. P. Benz, "Co-sputtered amorphous Nb<sub>x</sub>Si<sub>1-x</sub> barriers for Josephson-junction circuits," *IEEE Trans. Appl. Supercond.*, vol. 16, pp. 1966–1970, Dec. 2006.
- [3] F. Mueller, R. Behr, T. Weimann, L. Palafox, D. Olaya, P. D. Dresselhaus, and S. P. Benz, "1 V and 10 V SNS programmable voltage standards for 70 GHz," *IEEE Trans. Appl. Supercond.*, vol. 19, pp. 981–986, Jun. 2009.
- [4] T. Scheller, F. Mueller, R. Wendisch, O. Kieler, U. Springborn, K. Stoerr, B. Egeling, T. Weimann, L. Palafox, R. Behr, and J. Kohlmann, "SNS junctions for AC Josephson voltage standards," *Phys. Proc.*, vol. 36, pp. 48–52, 2012.
- [5] P. D. Dresselhaus, M. M. Elsbury, D. Olaya, C. J. Burroughs, and S. P. Benz, "10 Volt programmable Josephson voltage standard circuits using NbSi-barrier junctions," *IEEE Trans. Appl. Supercond.*, vol. 21, pp. 693–696, Jun. 2011.
- [6] F. Müller, R. Behr, L. Palafox, J. Kohlmann, R. Wendisch, and I. Krasnopolin, "Improved 10 V SINIS series arrays for applications in AC voltage metrology," *IEEE Trans. Appl. Supercond.*, vol. 17, pp. 649– 652, Jun. 2007.
- [7] A. S. Barrera and M. R. Beasley, "High-resistance SNS sandwichtype Josephson junctions," *IEEE Trans. Magn.*, vol. 23, pp. 866–868, Mar. 1987.
- [8] P. D. Dresselhaus, S. P. Benz, C. J. Burroughs, N. F. Bergren, and Y. Chong, "Design of SNS Josephson arrays for high voltage applications," *IEEE Trans. Appl. Supercond.*, vol. 17, pp. 173–176, Jun. 2007.
- [9] M. Gurvitch, W. A. Washington, and H. A. Huggins, "High quality refractory Josephson tunnel junctions utilizing thin aluminium layers," *Appl. Phys. Lett.*, vol. 42, pp. 472–474, 1983.
- [10] H. Kroger, L. N. Smith, D. W. Jillie, and J. B. Thaxter, "Improved Nb-Si-Nb SNAP devices," *IEEE Trans. Magn.*, vol. MAG-19, pp. 783–790, May 1983.
- [11] A. L. Gutkov, M. Y. Kupriyanov, and A. N. Samus, "Properties of planar Nb/α – Si/Nb Josephson junctions with various degrees of doping of the α-Si layer," J. Exp. Theor. Phys., vol. 114, pp. 818–829, 2012.
- [12] B. I. Shklovskii, "1/f noise in variable range hopping conduction," Phys. Rev. B, Condens. Matter, vol. 67, p. 045201, Jan. 2003.
- [13] S. S. Safonov, A. K. Savchenko, D. A. Bagrets, O. N. Jouravlev, Y. V. Nazarov, E. H. Linfield, and D. A. Ritchie, "Enhanced shot noise in resonant tunneling via interacting localized states," *Phys. Rev. Lett.*, vol. 91, p. 136801, Mar. 2003.
- [14] L. G. Aslamazov and M. V. Fistul, "Singularities in volt-ampere characteristics of superconductor-semiconductor-superconductor junctions," *J. Exp. Theor. Phys.*, vol. 59, pp. 887–893, Apr. 1984.
- [15] K. K. Likharev, Dynamics of Josephson Junctions and Circuits. New York: Gordon and Breach, 1986.

- [16] A. V. Dvurechenskii, V. A. Dravin, and A. I. Yakimov, "Electrical properties of Ion-Doped amorphous silicon," *Phys. Stat. Sol. (A)*, vol. 113, pp. 519–527, 1989.
- [17] G. Hertel, D. J. Bishop, E. G. Spencer, J. M. Rowell, and R. C. Dynes, "Tunneling and transport measurements at the metalinsulator transition of amorphous Nb:Si," *Phys. Rev. Lett.*, vol. 50, pp. 743–746, Mar. 1983.
- [18] J. H. Maegerlein, "Specific capacitance of Josephson tunnel junctions," *IEEE Trans. Magn.*, vol. 17, pp. 286–289, Jan. 1981.
- [19] D. Olaya, P. D. Dresselhaus, and S. P. Benz, "Niobium-silicide junction technology for superconducting electronics," *IECE Trans. Electron.*, vol. E93-C, pp. 463–467, Apr. 2010.
- [20] T. F. Rosenbaum, R. F. Milligan, M. A. Paalanen, G. A. Thomas, R. N. Bhatt, and W. Lin, "Metal-insulator transition in a doped semiconductor," *Phys. Rev. B, Condens. Matter*, vol. 27, pp. 7509–7523, Jun. 1983.
- [21] D. Drung, private communication, 2012, PTB Berlin.
- [22] A. Barone and G. Paterno, "Physics and applications of the Josephson effect," 1982.
- [23] F. Mueller, R. Behr, R. Wendisch, J. Kohlmann, D. Olaya, P. D. Dresselhaus, and S. P. Benz, "Arrays with double-stacked Nb<sub>x</sub>Si<sub>1-x</sub>-barrier junctions for use in programmable Josephson voltage standards driven at 70 GHz," in *Proc. Extended Abstr. ISEC—Fukuoka*, Jun. 2009, 2 pp. HF-04.